Paul Walmsley | ecb24aa | 2008-08-19 11:08:43 +0300 | [diff] [blame] | 1 | /* |
Paul Walmsley | 98fa3d8 | 2010-01-26 20:13:13 -0700 | [diff] [blame] | 2 | * OMAP3 powerdomain definitions |
Paul Walmsley | ecb24aa | 2008-08-19 11:08:43 +0300 | [diff] [blame] | 3 | * |
Paul Walmsley | 8179488 | 2011-09-14 11:34:21 -0600 | [diff] [blame] | 4 | * Copyright (C) 2007-2008, 2011 Texas Instruments, Inc. |
Paul Walmsley | 4cb49fe | 2011-03-07 19:28:15 -0700 | [diff] [blame] | 5 | * Copyright (C) 2007-2011 Nokia Corporation |
Paul Walmsley | ecb24aa | 2008-08-19 11:08:43 +0300 | [diff] [blame] | 6 | * |
Paul Walmsley | 6e01478 | 2010-12-21 20:01:20 -0700 | [diff] [blame] | 7 | * Paul Walmsley, Jouni Högander |
Paul Walmsley | ecb24aa | 2008-08-19 11:08:43 +0300 | [diff] [blame] | 8 | * |
| 9 | * This program is free software; you can redistribute it and/or modify |
| 10 | * it under the terms of the GNU General Public License version 2 as |
| 11 | * published by the Free Software Foundation. |
| 12 | */ |
| 13 | |
Paul Walmsley | 6e01478 | 2010-12-21 20:01:20 -0700 | [diff] [blame] | 14 | #include <linux/kernel.h> |
| 15 | #include <linux/init.h> |
Paul Walmsley | ecb24aa | 2008-08-19 11:08:43 +0300 | [diff] [blame] | 16 | |
Paul Walmsley | 8179488 | 2011-09-14 11:34:21 -0600 | [diff] [blame] | 17 | #include <plat/cpu.h> |
| 18 | |
Paul Walmsley | 72e06d0 | 2010-12-21 21:05:16 -0700 | [diff] [blame] | 19 | #include "powerdomain.h" |
Paul Walmsley | 6e01478 | 2010-12-21 20:01:20 -0700 | [diff] [blame] | 20 | #include "powerdomains2xxx_3xxx_data.h" |
Paul Walmsley | ecb24aa | 2008-08-19 11:08:43 +0300 | [diff] [blame] | 21 | |
| 22 | #include "prcm-common.h" |
Paul Walmsley | 59fb659 | 2010-12-21 15:30:55 -0700 | [diff] [blame] | 23 | #include "prm2xxx_3xxx.h" |
Paul Walmsley | ecb24aa | 2008-08-19 11:08:43 +0300 | [diff] [blame] | 24 | #include "prm-regbits-34xx.h" |
Paul Walmsley | 59fb659 | 2010-12-21 15:30:55 -0700 | [diff] [blame] | 25 | #include "cm2xxx_3xxx.h" |
Paul Walmsley | ecb24aa | 2008-08-19 11:08:43 +0300 | [diff] [blame] | 26 | #include "cm-regbits-34xx.h" |
| 27 | |
| 28 | /* |
| 29 | * 34XX-specific powerdomains, dependencies |
| 30 | */ |
| 31 | |
Paul Walmsley | ecb24aa | 2008-08-19 11:08:43 +0300 | [diff] [blame] | 32 | /* |
Paul Walmsley | ecb24aa | 2008-08-19 11:08:43 +0300 | [diff] [blame] | 33 | * Powerdomains |
| 34 | */ |
| 35 | |
| 36 | static struct powerdomain iva2_pwrdm = { |
| 37 | .name = "iva2_pwrdm", |
| 38 | .prcm_offs = OMAP3430_IVA2_MOD, |
Paul Walmsley | ecb24aa | 2008-08-19 11:08:43 +0300 | [diff] [blame] | 39 | .pwrsts = PWRSTS_OFF_RET_ON, |
| 40 | .pwrsts_logic_ret = PWRSTS_OFF_RET, |
| 41 | .banks = 4, |
| 42 | .pwrsts_mem_ret = { |
| 43 | [0] = PWRSTS_OFF_RET, |
| 44 | [1] = PWRSTS_OFF_RET, |
| 45 | [2] = PWRSTS_OFF_RET, |
| 46 | [3] = PWRSTS_OFF_RET, |
| 47 | }, |
| 48 | .pwrsts_mem_on = { |
Paul Walmsley | 4cb49fe | 2011-03-07 19:28:15 -0700 | [diff] [blame] | 49 | [0] = PWRSTS_ON, |
| 50 | [1] = PWRSTS_ON, |
Paul Walmsley | ecb24aa | 2008-08-19 11:08:43 +0300 | [diff] [blame] | 51 | [2] = PWRSTS_OFF_ON, |
Paul Walmsley | 4cb49fe | 2011-03-07 19:28:15 -0700 | [diff] [blame] | 52 | [3] = PWRSTS_ON, |
Paul Walmsley | ecb24aa | 2008-08-19 11:08:43 +0300 | [diff] [blame] | 53 | }, |
| 54 | }; |
| 55 | |
Paul Walmsley | 98fa3d8 | 2010-01-26 20:13:13 -0700 | [diff] [blame] | 56 | static struct powerdomain mpu_3xxx_pwrdm = { |
Paul Walmsley | ecb24aa | 2008-08-19 11:08:43 +0300 | [diff] [blame] | 57 | .name = "mpu_pwrdm", |
| 58 | .prcm_offs = MPU_MOD, |
Paul Walmsley | ecb24aa | 2008-08-19 11:08:43 +0300 | [diff] [blame] | 59 | .pwrsts = PWRSTS_OFF_RET_ON, |
| 60 | .pwrsts_logic_ret = PWRSTS_OFF_RET, |
Thara Gopinath | 3863c74 | 2009-12-08 16:33:15 -0700 | [diff] [blame] | 61 | .flags = PWRDM_HAS_MPU_QUIRK, |
Paul Walmsley | ecb24aa | 2008-08-19 11:08:43 +0300 | [diff] [blame] | 62 | .banks = 1, |
| 63 | .pwrsts_mem_ret = { |
| 64 | [0] = PWRSTS_OFF_RET, |
| 65 | }, |
| 66 | .pwrsts_mem_on = { |
| 67 | [0] = PWRSTS_OFF_ON, |
| 68 | }, |
| 69 | }; |
| 70 | |
Anand Gadiyar | 58dcfb3 | 2010-07-14 13:38:49 +0000 | [diff] [blame] | 71 | /* |
| 72 | * The USBTLL Save-and-Restore mechanism is broken on |
Lucas De Marchi | 25985ed | 2011-03-30 22:57:33 -0300 | [diff] [blame] | 73 | * 3430s up to ES3.0 and 3630ES1.0. Hence this feature |
Anand Gadiyar | 58dcfb3 | 2010-07-14 13:38:49 +0000 | [diff] [blame] | 74 | * needs to be disabled on these chips. |
| 75 | * Refer: 3430 errata ID i459 and 3630 errata ID i579 |
Jean Pihet | 447b8da | 2010-11-17 17:52:11 +0000 | [diff] [blame] | 76 | * |
| 77 | * Note: setting the SAR flag could help for errata ID i478 |
| 78 | * which applies to 3430 <= ES3.1, but since the SAR feature |
| 79 | * is broken, do not use it. |
Anand Gadiyar | 58dcfb3 | 2010-07-14 13:38:49 +0000 | [diff] [blame] | 80 | */ |
Paul Walmsley | 98fa3d8 | 2010-01-26 20:13:13 -0700 | [diff] [blame] | 81 | static struct powerdomain core_3xxx_pre_es3_1_pwrdm = { |
Paul Walmsley | ecb24aa | 2008-08-19 11:08:43 +0300 | [diff] [blame] | 82 | .name = "core_pwrdm", |
| 83 | .prcm_offs = CORE_MOD, |
Paul Walmsley | ecb24aa | 2008-08-19 11:08:43 +0300 | [diff] [blame] | 84 | .pwrsts = PWRSTS_OFF_RET_ON, |
Thara Gopinath | 4133a44 | 2010-02-24 12:05:50 -0700 | [diff] [blame] | 85 | .pwrsts_logic_ret = PWRSTS_OFF_RET, |
Paul Walmsley | ecb24aa | 2008-08-19 11:08:43 +0300 | [diff] [blame] | 86 | .banks = 2, |
| 87 | .pwrsts_mem_ret = { |
| 88 | [0] = PWRSTS_OFF_RET, /* MEM1RETSTATE */ |
| 89 | [1] = PWRSTS_OFF_RET, /* MEM2RETSTATE */ |
| 90 | }, |
| 91 | .pwrsts_mem_on = { |
| 92 | [0] = PWRSTS_OFF_RET_ON, /* MEM1ONSTATE */ |
| 93 | [1] = PWRSTS_OFF_RET_ON, /* MEM2ONSTATE */ |
| 94 | }, |
| 95 | }; |
| 96 | |
Paul Walmsley | 98fa3d8 | 2010-01-26 20:13:13 -0700 | [diff] [blame] | 97 | static struct powerdomain core_3xxx_es3_1_pwrdm = { |
Paul Walmsley | 7eb1afc | 2009-02-05 20:45:28 -0700 | [diff] [blame] | 98 | .name = "core_pwrdm", |
| 99 | .prcm_offs = CORE_MOD, |
Paul Walmsley | 7eb1afc | 2009-02-05 20:45:28 -0700 | [diff] [blame] | 100 | .pwrsts = PWRSTS_OFF_RET_ON, |
Thara Gopinath | 4133a44 | 2010-02-24 12:05:50 -0700 | [diff] [blame] | 101 | .pwrsts_logic_ret = PWRSTS_OFF_RET, |
Jean Pihet | 447b8da | 2010-11-17 17:52:11 +0000 | [diff] [blame] | 102 | /* |
| 103 | * Setting the SAR flag for errata ID i478 which applies |
| 104 | * to 3430 <= ES3.1 |
| 105 | */ |
Paul Walmsley | 7eb1afc | 2009-02-05 20:45:28 -0700 | [diff] [blame] | 106 | .flags = PWRDM_HAS_HDWR_SAR, /* for USBTLL only */ |
| 107 | .banks = 2, |
| 108 | .pwrsts_mem_ret = { |
| 109 | [0] = PWRSTS_OFF_RET, /* MEM1RETSTATE */ |
| 110 | [1] = PWRSTS_OFF_RET, /* MEM2RETSTATE */ |
| 111 | }, |
| 112 | .pwrsts_mem_on = { |
| 113 | [0] = PWRSTS_OFF_RET_ON, /* MEM1ONSTATE */ |
| 114 | [1] = PWRSTS_OFF_RET_ON, /* MEM2ONSTATE */ |
| 115 | }, |
| 116 | }; |
| 117 | |
Paul Walmsley | ecb24aa | 2008-08-19 11:08:43 +0300 | [diff] [blame] | 118 | static struct powerdomain dss_pwrdm = { |
| 119 | .name = "dss_pwrdm", |
Paul Walmsley | ecb24aa | 2008-08-19 11:08:43 +0300 | [diff] [blame] | 120 | .prcm_offs = OMAP3430_DSS_MOD, |
Paul Walmsley | ecb24aa | 2008-08-19 11:08:43 +0300 | [diff] [blame] | 121 | .pwrsts = PWRSTS_OFF_RET_ON, |
Paul Walmsley | 4cb49fe | 2011-03-07 19:28:15 -0700 | [diff] [blame] | 122 | .pwrsts_logic_ret = PWRSTS_RET, |
Paul Walmsley | ecb24aa | 2008-08-19 11:08:43 +0300 | [diff] [blame] | 123 | .banks = 1, |
| 124 | .pwrsts_mem_ret = { |
Paul Walmsley | 4cb49fe | 2011-03-07 19:28:15 -0700 | [diff] [blame] | 125 | [0] = PWRSTS_RET, /* MEMRETSTATE */ |
Paul Walmsley | ecb24aa | 2008-08-19 11:08:43 +0300 | [diff] [blame] | 126 | }, |
| 127 | .pwrsts_mem_on = { |
Paul Walmsley | 4cb49fe | 2011-03-07 19:28:15 -0700 | [diff] [blame] | 128 | [0] = PWRSTS_ON, /* MEMONSTATE */ |
Paul Walmsley | ecb24aa | 2008-08-19 11:08:43 +0300 | [diff] [blame] | 129 | }, |
| 130 | }; |
| 131 | |
Paul Walmsley | be48ea7 | 2009-01-27 19:44:28 -0700 | [diff] [blame] | 132 | /* |
| 133 | * Although the 34XX TRM Rev K Table 4-371 notes that retention is a |
| 134 | * possible SGX powerstate, the SGX device itself does not support |
| 135 | * retention. |
| 136 | */ |
Paul Walmsley | ecb24aa | 2008-08-19 11:08:43 +0300 | [diff] [blame] | 137 | static struct powerdomain sgx_pwrdm = { |
| 138 | .name = "sgx_pwrdm", |
| 139 | .prcm_offs = OMAP3430ES2_SGX_MOD, |
Paul Walmsley | ecb24aa | 2008-08-19 11:08:43 +0300 | [diff] [blame] | 140 | /* XXX This is accurate for 3430 SGX, but what about GFX? */ |
Paul Walmsley | be48ea7 | 2009-01-27 19:44:28 -0700 | [diff] [blame] | 141 | .pwrsts = PWRSTS_OFF_ON, |
Paul Walmsley | 4cb49fe | 2011-03-07 19:28:15 -0700 | [diff] [blame] | 142 | .pwrsts_logic_ret = PWRSTS_RET, |
Paul Walmsley | ecb24aa | 2008-08-19 11:08:43 +0300 | [diff] [blame] | 143 | .banks = 1, |
| 144 | .pwrsts_mem_ret = { |
Paul Walmsley | 4cb49fe | 2011-03-07 19:28:15 -0700 | [diff] [blame] | 145 | [0] = PWRSTS_RET, /* MEMRETSTATE */ |
Paul Walmsley | ecb24aa | 2008-08-19 11:08:43 +0300 | [diff] [blame] | 146 | }, |
| 147 | .pwrsts_mem_on = { |
Paul Walmsley | 4cb49fe | 2011-03-07 19:28:15 -0700 | [diff] [blame] | 148 | [0] = PWRSTS_ON, /* MEMONSTATE */ |
Paul Walmsley | ecb24aa | 2008-08-19 11:08:43 +0300 | [diff] [blame] | 149 | }, |
| 150 | }; |
| 151 | |
| 152 | static struct powerdomain cam_pwrdm = { |
| 153 | .name = "cam_pwrdm", |
Paul Walmsley | ecb24aa | 2008-08-19 11:08:43 +0300 | [diff] [blame] | 154 | .prcm_offs = OMAP3430_CAM_MOD, |
Paul Walmsley | ecb24aa | 2008-08-19 11:08:43 +0300 | [diff] [blame] | 155 | .pwrsts = PWRSTS_OFF_RET_ON, |
Paul Walmsley | 4cb49fe | 2011-03-07 19:28:15 -0700 | [diff] [blame] | 156 | .pwrsts_logic_ret = PWRSTS_RET, |
Paul Walmsley | ecb24aa | 2008-08-19 11:08:43 +0300 | [diff] [blame] | 157 | .banks = 1, |
| 158 | .pwrsts_mem_ret = { |
Paul Walmsley | 4cb49fe | 2011-03-07 19:28:15 -0700 | [diff] [blame] | 159 | [0] = PWRSTS_RET, /* MEMRETSTATE */ |
Paul Walmsley | ecb24aa | 2008-08-19 11:08:43 +0300 | [diff] [blame] | 160 | }, |
| 161 | .pwrsts_mem_on = { |
Paul Walmsley | 4cb49fe | 2011-03-07 19:28:15 -0700 | [diff] [blame] | 162 | [0] = PWRSTS_ON, /* MEMONSTATE */ |
Paul Walmsley | ecb24aa | 2008-08-19 11:08:43 +0300 | [diff] [blame] | 163 | }, |
| 164 | }; |
| 165 | |
| 166 | static struct powerdomain per_pwrdm = { |
| 167 | .name = "per_pwrdm", |
| 168 | .prcm_offs = OMAP3430_PER_MOD, |
Paul Walmsley | ecb24aa | 2008-08-19 11:08:43 +0300 | [diff] [blame] | 169 | .pwrsts = PWRSTS_OFF_RET_ON, |
| 170 | .pwrsts_logic_ret = PWRSTS_OFF_RET, |
| 171 | .banks = 1, |
| 172 | .pwrsts_mem_ret = { |
Paul Walmsley | 4cb49fe | 2011-03-07 19:28:15 -0700 | [diff] [blame] | 173 | [0] = PWRSTS_RET, /* MEMRETSTATE */ |
Paul Walmsley | ecb24aa | 2008-08-19 11:08:43 +0300 | [diff] [blame] | 174 | }, |
| 175 | .pwrsts_mem_on = { |
Paul Walmsley | 4cb49fe | 2011-03-07 19:28:15 -0700 | [diff] [blame] | 176 | [0] = PWRSTS_ON, /* MEMONSTATE */ |
Paul Walmsley | ecb24aa | 2008-08-19 11:08:43 +0300 | [diff] [blame] | 177 | }, |
| 178 | }; |
| 179 | |
| 180 | static struct powerdomain emu_pwrdm = { |
| 181 | .name = "emu_pwrdm", |
| 182 | .prcm_offs = OMAP3430_EMU_MOD, |
Paul Walmsley | ecb24aa | 2008-08-19 11:08:43 +0300 | [diff] [blame] | 183 | }; |
| 184 | |
| 185 | static struct powerdomain neon_pwrdm = { |
| 186 | .name = "neon_pwrdm", |
| 187 | .prcm_offs = OMAP3430_NEON_MOD, |
Paul Walmsley | ecb24aa | 2008-08-19 11:08:43 +0300 | [diff] [blame] | 188 | .pwrsts = PWRSTS_OFF_RET_ON, |
Paul Walmsley | 4cb49fe | 2011-03-07 19:28:15 -0700 | [diff] [blame] | 189 | .pwrsts_logic_ret = PWRSTS_RET, |
Paul Walmsley | ecb24aa | 2008-08-19 11:08:43 +0300 | [diff] [blame] | 190 | }; |
| 191 | |
| 192 | static struct powerdomain usbhost_pwrdm = { |
| 193 | .name = "usbhost_pwrdm", |
| 194 | .prcm_offs = OMAP3430ES2_USBHOST_MOD, |
Paul Walmsley | ecb24aa | 2008-08-19 11:08:43 +0300 | [diff] [blame] | 195 | .pwrsts = PWRSTS_OFF_RET_ON, |
Paul Walmsley | 4cb49fe | 2011-03-07 19:28:15 -0700 | [diff] [blame] | 196 | .pwrsts_logic_ret = PWRSTS_RET, |
Kalle Jokiniemi | 867d320 | 2009-04-23 13:58:51 +0300 | [diff] [blame] | 197 | /* |
| 198 | * REVISIT: Enabling usb host save and restore mechanism seems to |
| 199 | * leave the usb host domain permanently in ACTIVE mode after |
| 200 | * changing the usb host power domain state from OFF to active once. |
| 201 | * Disabling for now. |
| 202 | */ |
| 203 | /*.flags = PWRDM_HAS_HDWR_SAR,*/ /* for USBHOST ctrlr only */ |
Paul Walmsley | ecb24aa | 2008-08-19 11:08:43 +0300 | [diff] [blame] | 204 | .banks = 1, |
| 205 | .pwrsts_mem_ret = { |
Paul Walmsley | 4cb49fe | 2011-03-07 19:28:15 -0700 | [diff] [blame] | 206 | [0] = PWRSTS_RET, /* MEMRETSTATE */ |
Paul Walmsley | ecb24aa | 2008-08-19 11:08:43 +0300 | [diff] [blame] | 207 | }, |
| 208 | .pwrsts_mem_on = { |
Paul Walmsley | 4cb49fe | 2011-03-07 19:28:15 -0700 | [diff] [blame] | 209 | [0] = PWRSTS_ON, /* MEMONSTATE */ |
Paul Walmsley | ecb24aa | 2008-08-19 11:08:43 +0300 | [diff] [blame] | 210 | }, |
| 211 | }; |
| 212 | |
Paul Walmsley | 46e0ccf8 | 2009-01-27 19:44:18 -0700 | [diff] [blame] | 213 | static struct powerdomain dpll1_pwrdm = { |
| 214 | .name = "dpll1_pwrdm", |
| 215 | .prcm_offs = MPU_MOD, |
Paul Walmsley | 46e0ccf8 | 2009-01-27 19:44:18 -0700 | [diff] [blame] | 216 | }; |
| 217 | |
| 218 | static struct powerdomain dpll2_pwrdm = { |
| 219 | .name = "dpll2_pwrdm", |
| 220 | .prcm_offs = OMAP3430_IVA2_MOD, |
Paul Walmsley | 46e0ccf8 | 2009-01-27 19:44:18 -0700 | [diff] [blame] | 221 | }; |
| 222 | |
| 223 | static struct powerdomain dpll3_pwrdm = { |
| 224 | .name = "dpll3_pwrdm", |
| 225 | .prcm_offs = PLL_MOD, |
Paul Walmsley | 46e0ccf8 | 2009-01-27 19:44:18 -0700 | [diff] [blame] | 226 | }; |
| 227 | |
| 228 | static struct powerdomain dpll4_pwrdm = { |
| 229 | .name = "dpll4_pwrdm", |
| 230 | .prcm_offs = PLL_MOD, |
Paul Walmsley | 46e0ccf8 | 2009-01-27 19:44:18 -0700 | [diff] [blame] | 231 | }; |
| 232 | |
| 233 | static struct powerdomain dpll5_pwrdm = { |
| 234 | .name = "dpll5_pwrdm", |
| 235 | .prcm_offs = PLL_MOD, |
Paul Walmsley | 46e0ccf8 | 2009-01-27 19:44:18 -0700 | [diff] [blame] | 236 | }; |
| 237 | |
Paul Walmsley | 6e01478 | 2010-12-21 20:01:20 -0700 | [diff] [blame] | 238 | /* As powerdomains are added or removed above, this list must also be changed */ |
Paul Walmsley | 8179488 | 2011-09-14 11:34:21 -0600 | [diff] [blame] | 239 | static struct powerdomain *powerdomains_omap3430_common[] __initdata = { |
Paul Walmsley | 6e01478 | 2010-12-21 20:01:20 -0700 | [diff] [blame] | 240 | &wkup_omap2_pwrdm, |
Paul Walmsley | 6e01478 | 2010-12-21 20:01:20 -0700 | [diff] [blame] | 241 | &iva2_pwrdm, |
| 242 | &mpu_3xxx_pwrdm, |
| 243 | &neon_pwrdm, |
Paul Walmsley | 6e01478 | 2010-12-21 20:01:20 -0700 | [diff] [blame] | 244 | &cam_pwrdm, |
| 245 | &dss_pwrdm, |
| 246 | &per_pwrdm, |
| 247 | &emu_pwrdm, |
Paul Walmsley | 6e01478 | 2010-12-21 20:01:20 -0700 | [diff] [blame] | 248 | &dpll1_pwrdm, |
| 249 | &dpll2_pwrdm, |
| 250 | &dpll3_pwrdm, |
| 251 | &dpll4_pwrdm, |
Paul Walmsley | 6e01478 | 2010-12-21 20:01:20 -0700 | [diff] [blame] | 252 | NULL |
| 253 | }; |
| 254 | |
Paul Walmsley | 8179488 | 2011-09-14 11:34:21 -0600 | [diff] [blame] | 255 | static struct powerdomain *powerdomains_omap3430es1[] __initdata = { |
| 256 | &gfx_omap2_pwrdm, |
| 257 | &core_3xxx_pre_es3_1_pwrdm, |
| 258 | NULL |
| 259 | }; |
| 260 | |
| 261 | /* also includes 3630ES1.0 */ |
| 262 | static struct powerdomain *powerdomains_omap3430es2_es3_0[] __initdata = { |
| 263 | &core_3xxx_pre_es3_1_pwrdm, |
| 264 | &sgx_pwrdm, |
| 265 | &usbhost_pwrdm, |
| 266 | &dpll5_pwrdm, |
| 267 | NULL |
| 268 | }; |
| 269 | |
| 270 | /* also includes 3630ES1.1+ */ |
| 271 | static struct powerdomain *powerdomains_omap3430es3_1plus[] __initdata = { |
| 272 | &core_3xxx_es3_1_pwrdm, |
| 273 | &sgx_pwrdm, |
| 274 | &usbhost_pwrdm, |
| 275 | &dpll5_pwrdm, |
| 276 | NULL |
| 277 | }; |
Paul Walmsley | 6e01478 | 2010-12-21 20:01:20 -0700 | [diff] [blame] | 278 | |
| 279 | void __init omap3xxx_powerdomains_init(void) |
| 280 | { |
Paul Walmsley | 8179488 | 2011-09-14 11:34:21 -0600 | [diff] [blame] | 281 | unsigned int rev; |
| 282 | |
| 283 | if (!cpu_is_omap34xx()) |
| 284 | return; |
| 285 | |
Paul Walmsley | 129c65e | 2011-09-14 16:01:21 -0600 | [diff] [blame] | 286 | pwrdm_register_platform_funcs(&omap3_pwrdm_operations); |
Paul Walmsley | 8179488 | 2011-09-14 11:34:21 -0600 | [diff] [blame] | 287 | pwrdm_register_pwrdms(powerdomains_omap3430_common); |
| 288 | |
| 289 | rev = omap_rev(); |
| 290 | |
| 291 | if (rev == OMAP3430_REV_ES1_0) |
| 292 | pwrdm_register_pwrdms(powerdomains_omap3430es1); |
| 293 | else if (rev == OMAP3430_REV_ES2_0 || rev == OMAP3430_REV_ES2_1 || |
| 294 | rev == OMAP3430_REV_ES3_0 || rev == OMAP3630_REV_ES1_0) |
| 295 | pwrdm_register_pwrdms(powerdomains_omap3430es2_es3_0); |
| 296 | else if (rev == OMAP3430_REV_ES3_1 || rev == OMAP3430_REV_ES3_1_2 || |
| 297 | rev == OMAP3517_REV_ES1_0 || rev == OMAP3517_REV_ES1_1 || |
| 298 | rev == OMAP3630_REV_ES1_1 || rev == OMAP3630_REV_ES1_2) |
| 299 | pwrdm_register_pwrdms(powerdomains_omap3430es3_1plus); |
| 300 | else |
| 301 | WARN(1, "OMAP3 powerdomain init: unknown chip type\n"); |
| 302 | |
Paul Walmsley | 129c65e | 2011-09-14 16:01:21 -0600 | [diff] [blame] | 303 | pwrdm_complete_init(); |
Paul Walmsley | 6e01478 | 2010-12-21 20:01:20 -0700 | [diff] [blame] | 304 | } |