blob: ff5b94439335ef8309e6d17bd43b68b6451d9367 [file] [log] [blame]
Thomas Gleixner2874c5f2019-05-27 08:55:01 +02001/* SPDX-License-Identifier: GPL-2.0-or-later */
Andrew Lunn6d917822017-05-26 01:03:21 +02002/*
3 * Marvell 88E6xxx SERDES manipulation, via SMI bus
4 *
5 * Copyright (c) 2008 Marvell Semiconductor
6 *
7 * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
Andrew Lunn6d917822017-05-26 01:03:21 +02008 */
9
10#ifndef _MV88E6XXX_SERDES_H
11#define _MV88E6XXX_SERDES_H
12
Vivien Didelot4d5f2ba72017-06-02 17:06:15 -040013#include "chip.h"
Andrew Lunn6d917822017-05-26 01:03:21 +020014
15#define MV88E6352_ADDR_SERDES 0x0f
16#define MV88E6352_SERDES_PAGE_FIBER 0x01
Andrew Lunn43821722018-09-02 18:13:15 +020017#define MV88E6352_SERDES_IRQ 0x0b
18#define MV88E6352_SERDES_INT_ENABLE 0x12
19#define MV88E6352_SERDES_INT_SPEED_CHANGE BIT(14)
20#define MV88E6352_SERDES_INT_DUPLEX_CHANGE BIT(13)
21#define MV88E6352_SERDES_INT_PAGE_RX BIT(12)
22#define MV88E6352_SERDES_INT_AN_COMPLETE BIT(11)
23#define MV88E6352_SERDES_INT_LINK_CHANGE BIT(10)
24#define MV88E6352_SERDES_INT_SYMBOL_ERROR BIT(9)
25#define MV88E6352_SERDES_INT_FALSE_CARRIER BIT(8)
26#define MV88E6352_SERDES_INT_FIFO_OVER_UNDER BIT(7)
27#define MV88E6352_SERDES_INT_FIBRE_ENERGY BIT(4)
28#define MV88E6352_SERDES_INT_STATUS 0x13
29
Andrew Lunn6d917822017-05-26 01:03:21 +020030
Marek BehĂșn5bafeb6e2018-05-04 19:26:10 +020031#define MV88E6341_ADDR_SERDES 0x15
32
Andrew Lunn6335e9f2017-05-26 01:03:23 +020033#define MV88E6390_PORT9_LANE0 0x09
34#define MV88E6390_PORT9_LANE1 0x12
35#define MV88E6390_PORT9_LANE2 0x13
36#define MV88E6390_PORT9_LANE3 0x14
37#define MV88E6390_PORT10_LANE0 0x0a
38#define MV88E6390_PORT10_LANE1 0x15
39#define MV88E6390_PORT10_LANE2 0x16
40#define MV88E6390_PORT10_LANE3 0x17
Andrew Lunn6335e9f2017-05-26 01:03:23 +020041
42/* 10GBASE-R and 10GBASE-X4/X2 */
43#define MV88E6390_PCS_CONTROL_1 0x1000
44#define MV88E6390_PCS_CONTROL_1_RESET BIT(15)
45#define MV88E6390_PCS_CONTROL_1_LOOPBACK BIT(14)
46#define MV88E6390_PCS_CONTROL_1_SPEED BIT(13)
47#define MV88E6390_PCS_CONTROL_1_PDOWN BIT(11)
48
49/* 1000BASE-X and SGMII */
50#define MV88E6390_SGMII_CONTROL 0x2000
51#define MV88E6390_SGMII_CONTROL_RESET BIT(15)
52#define MV88E6390_SGMII_CONTROL_LOOPBACK BIT(14)
53#define MV88E6390_SGMII_CONTROL_PDOWN BIT(11)
Andrew Lunnefd1ba62018-08-09 15:38:48 +020054#define MV88E6390_SGMII_STATUS 0x2001
55#define MV88E6390_SGMII_STATUS_AN_DONE BIT(5)
56#define MV88E6390_SGMII_STATUS_REMOTE_FAULT BIT(4)
57#define MV88E6390_SGMII_STATUS_LINK BIT(2)
58#define MV88E6390_SGMII_INT_ENABLE 0xa001
59#define MV88E6390_SGMII_INT_SPEED_CHANGE BIT(14)
60#define MV88E6390_SGMII_INT_DUPLEX_CHANGE BIT(13)
61#define MV88E6390_SGMII_INT_PAGE_RX BIT(12)
62#define MV88E6390_SGMII_INT_AN_COMPLETE BIT(11)
63#define MV88E6390_SGMII_INT_LINK_DOWN BIT(10)
64#define MV88E6390_SGMII_INT_LINK_UP BIT(9)
65#define MV88E6390_SGMII_INT_SYMBOL_ERROR BIT(8)
66#define MV88E6390_SGMII_INT_FALSE_CARRIER BIT(7)
67#define MV88E6390_SGMII_INT_STATUS 0xa002
Heiner Kallweit72d8b4f2019-03-01 20:41:00 +010068#define MV88E6390_SGMII_PHY_STATUS 0xa003
69#define MV88E6390_SGMII_PHY_STATUS_SPEED_MASK GENMASK(15, 14)
70#define MV88E6390_SGMII_PHY_STATUS_SPEED_1000 0x8000
71#define MV88E6390_SGMII_PHY_STATUS_SPEED_100 0x4000
72#define MV88E6390_SGMII_PHY_STATUS_SPEED_10 0x0000
73#define MV88E6390_SGMII_PHY_STATUS_DUPLEX_FULL BIT(13)
74#define MV88E6390_SGMII_PHY_STATUS_SPD_DPL_VALID BIT(11)
75#define MV88E6390_SGMII_PHY_STATUS_LINK BIT(10)
Andrew Lunn6335e9f2017-05-26 01:03:23 +020076
Andrew Lunn734447d2018-08-09 15:38:49 +020077int mv88e6390x_serdes_get_lane(struct mv88e6xxx_chip *chip, int port);
Marek BehĂșn5bafeb6e2018-05-04 19:26:10 +020078int mv88e6341_serdes_power(struct mv88e6xxx_chip *chip, int port, bool on);
Andrew Lunn6d917822017-05-26 01:03:21 +020079int mv88e6352_serdes_power(struct mv88e6xxx_chip *chip, int port, bool on);
Andrew Lunn6335e9f2017-05-26 01:03:23 +020080int mv88e6390_serdes_power(struct mv88e6xxx_chip *chip, int port, bool on);
Andrew Lunn07ffbd72018-08-09 15:38:41 +020081int mv88e6390x_serdes_power(struct mv88e6xxx_chip *chip, int port, bool on);
Andrew Lunnefd1ba62018-08-09 15:38:48 +020082int mv88e6390_serdes_irq_setup(struct mv88e6xxx_chip *chip, int port);
83void mv88e6390_serdes_irq_free(struct mv88e6xxx_chip *chip, int port);
Andrew Lunn2defda12018-11-11 00:32:17 +010084int mv88e6390x_serdes_irq_setup(struct mv88e6xxx_chip *chip, int port);
85void mv88e6390x_serdes_irq_free(struct mv88e6xxx_chip *chip, int port);
Andrew Lunncda9f4a2018-03-01 02:02:31 +010086int mv88e6352_serdes_get_sset_count(struct mv88e6xxx_chip *chip, int port);
Andrew Lunn65f60e42018-03-28 23:50:28 +020087int mv88e6352_serdes_get_strings(struct mv88e6xxx_chip *chip,
88 int port, uint8_t *data);
89int mv88e6352_serdes_get_stats(struct mv88e6xxx_chip *chip, int port,
90 uint64_t *data);
Andrew Lunn734447d2018-08-09 15:38:49 +020091int mv88e6390_serdes_irq_enable(struct mv88e6xxx_chip *chip, int port,
92 int lane);
93int mv88e6390_serdes_irq_disable(struct mv88e6xxx_chip *chip, int port,
94 int lane);
Andrew Lunn43821722018-09-02 18:13:15 +020095int mv88e6352_serdes_irq_setup(struct mv88e6xxx_chip *chip, int port);
96void mv88e6352_serdes_irq_free(struct mv88e6xxx_chip *chip, int port);
97
Andrew Lunn734447d2018-08-09 15:38:49 +020098
Andrew Lunn6d917822017-05-26 01:03:21 +020099#endif