blob: 72f9241ad5dba5eb42fe7d5e5e31be456a96ad97 [file] [log] [blame]
Russell Kinga8cbcd92009-05-16 11:51:14 +01001/*
2 * linux/arch/arm/kernel/smp_scu.c
3 *
4 * Copyright (C) 2002 ARM Ltd.
5 * All Rights Reserved
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 */
11#include <linux/init.h>
12#include <linux/io.h>
13
Will Deacon0bd82ad2012-02-24 12:20:16 +010014#include <asm/smp_plat.h>
Russell Kinga8cbcd92009-05-16 11:51:14 +010015#include <asm/smp_scu.h>
Catalin Marinasaf731102009-05-18 16:26:27 +010016#include <asm/cacheflush.h>
Will Deaconf630c1b2011-09-15 11:45:15 +010017#include <asm/cputype.h>
Russell Kinga8cbcd92009-05-16 11:51:14 +010018
19#define SCU_CTRL 0x00
Shawn Guof8f3d4e2014-07-31 02:07:00 +010020#define SCU_ENABLE (1 << 0)
Shawn Guoc7164832014-07-31 02:07:37 +010021#define SCU_STANDBY_ENABLE (1 << 5)
Russell Kinga8cbcd92009-05-16 11:51:14 +010022#define SCU_CONFIG 0x04
23#define SCU_CPU_STATUS 0x08
24#define SCU_INVALIDATE 0x0c
25#define SCU_FPGA_REVISION 0x10
26
Rob Herring10cdc7e2011-06-13 15:28:53 +010027#ifdef CONFIG_SMP
Russell Kinga8cbcd92009-05-16 11:51:14 +010028/*
29 * Get the number of CPU cores from the SCU configuration
30 */
31unsigned int __init scu_get_core_count(void __iomem *scu_base)
32{
Ben Dooks099a4802013-02-07 11:14:21 +000033 unsigned int ncores = readl_relaxed(scu_base + SCU_CONFIG);
Russell Kinga8cbcd92009-05-16 11:51:14 +010034 return (ncores & 0x03) + 1;
35}
36
37/*
38 * Enable the SCU
39 */
Shawn Guo26a527e2011-09-25 08:25:43 +010040void scu_enable(void __iomem *scu_base)
Russell Kinga8cbcd92009-05-16 11:51:14 +010041{
42 u32 scu_ctrl;
43
Will Deaconf630c1b2011-09-15 11:45:15 +010044#ifdef CONFIG_ARM_ERRATA_764369
45 /* Cortex-A9 only */
Uwe Kleine-Königac52e832013-01-30 17:38:21 +010046 if ((read_cpuid_id() & 0xff0ffff0) == 0x410fc090) {
Ben Dooks099a4802013-02-07 11:14:21 +000047 scu_ctrl = readl_relaxed(scu_base + 0x30);
Will Deaconf630c1b2011-09-15 11:45:15 +010048 if (!(scu_ctrl & 1))
Ben Dooks099a4802013-02-07 11:14:21 +000049 writel_relaxed(scu_ctrl | 0x1, scu_base + 0x30);
Will Deaconf630c1b2011-09-15 11:45:15 +010050 }
51#endif
52
Ben Dooks099a4802013-02-07 11:14:21 +000053 scu_ctrl = readl_relaxed(scu_base + SCU_CTRL);
Catalin Marinas9b229fa2009-11-04 12:16:38 +000054 /* already enabled? */
Shawn Guof8f3d4e2014-07-31 02:07:00 +010055 if (scu_ctrl & SCU_ENABLE)
Catalin Marinas9b229fa2009-11-04 12:16:38 +000056 return;
57
Shawn Guof8f3d4e2014-07-31 02:07:00 +010058 scu_ctrl |= SCU_ENABLE;
Shawn Guoc7164832014-07-31 02:07:37 +010059
60 /* Cortex-A9 earlier than r2p0 has no standby bit in SCU */
61 if ((read_cpuid_id() & 0xff0ffff0) == 0x410fc090 &&
62 (read_cpuid_id() & 0x00f0000f) >= 0x00200000)
63 scu_ctrl |= SCU_STANDBY_ENABLE;
64
Ben Dooks099a4802013-02-07 11:14:21 +000065 writel_relaxed(scu_ctrl, scu_base + SCU_CTRL);
Catalin Marinasaf731102009-05-18 16:26:27 +010066
67 /*
68 * Ensure that the data accessed by CPU0 before the SCU was
69 * initialised is visible to the other CPUs.
70 */
71 flush_cache_all();
Russell Kinga8cbcd92009-05-16 11:51:14 +010072}
Rob Herring10cdc7e2011-06-13 15:28:53 +010073#endif
Russell King292ec422011-02-04 10:36:39 +000074
75/*
76 * Set the executing CPUs power mode as defined. This will be in
77 * preparation for it executing a WFI instruction.
78 *
79 * This function must be called with preemption disabled, and as it
80 * has the side effect of disabling coherency, caches must have been
81 * flushed. Interrupts must also have been disabled.
82 */
83int scu_power_mode(void __iomem *scu_base, unsigned int mode)
84{
85 unsigned int val;
Rob Herringc7d5b932013-01-31 13:26:29 -060086 int cpu = MPIDR_AFFINITY_LEVEL(cpu_logical_map(smp_processor_id()), 0);
Russell King292ec422011-02-04 10:36:39 +000087
88 if (mode > 3 || mode == 1 || cpu > 3)
89 return -EINVAL;
90
Ben Dooks099a4802013-02-07 11:14:21 +000091 val = readb_relaxed(scu_base + SCU_CPU_STATUS + cpu) & ~0x03;
Russell King292ec422011-02-04 10:36:39 +000092 val |= mode;
Ben Dooks099a4802013-02-07 11:14:21 +000093 writeb_relaxed(val, scu_base + SCU_CPU_STATUS + cpu);
Russell King292ec422011-02-04 10:36:39 +000094
95 return 0;
96}