blob: 4c93d561b18ab435ae9d6c1c77534c44395d7a43 [file] [log] [blame]
Zhao Qiangc19b6d22016-06-06 14:30:02 +08001/* Freescale QUICC Engine HDLC Device Driver
2 *
3 * Copyright 2016 Freescale Semiconductor Inc.
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License as published by the
7 * Free Software Foundation; either version 2 of the License, or (at your
8 * option) any later version.
9 */
10
11#include <linux/delay.h>
12#include <linux/dma-mapping.h>
13#include <linux/hdlc.h>
14#include <linux/init.h>
15#include <linux/interrupt.h>
16#include <linux/io.h>
17#include <linux/irq.h>
18#include <linux/kernel.h>
19#include <linux/module.h>
20#include <linux/netdevice.h>
21#include <linux/of_address.h>
22#include <linux/of_irq.h>
23#include <linux/of_platform.h>
24#include <linux/platform_device.h>
25#include <linux/sched.h>
26#include <linux/skbuff.h>
27#include <linux/slab.h>
28#include <linux/spinlock.h>
29#include <linux/stddef.h>
30#include <soc/fsl/qe/qe_tdm.h>
31#include <uapi/linux/if_arp.h>
32
33#include "fsl_ucc_hdlc.h"
34
35#define DRV_DESC "Freescale QE UCC HDLC Driver"
36#define DRV_NAME "ucc_hdlc"
37
38#define TDM_PPPOHT_SLIC_MAXIN
Zhao Qiangc19b6d22016-06-06 14:30:02 +080039
40static struct ucc_tdm_info utdm_primary_info = {
41 .uf_info = {
42 .tsa = 0,
43 .cdp = 0,
44 .cds = 1,
45 .ctsp = 1,
46 .ctss = 1,
47 .revd = 0,
48 .urfs = 256,
49 .utfs = 256,
50 .urfet = 128,
51 .urfset = 192,
52 .utfet = 128,
53 .utftt = 0x40,
54 .ufpt = 256,
55 .mode = UCC_FAST_PROTOCOL_MODE_HDLC,
56 .ttx_trx = UCC_FAST_GUMR_TRANSPARENT_TTX_TRX_NORMAL,
57 .tenc = UCC_FAST_TX_ENCODING_NRZ,
58 .renc = UCC_FAST_RX_ENCODING_NRZ,
59 .tcrc = UCC_FAST_16_BIT_CRC,
60 .synl = UCC_FAST_SYNC_LEN_NOT_USED,
61 },
62
63 .si_info = {
64#ifdef TDM_PPPOHT_SLIC_MAXIN
65 .simr_rfsd = 1,
66 .simr_tfsd = 2,
67#else
68 .simr_rfsd = 0,
69 .simr_tfsd = 0,
70#endif
71 .simr_crt = 0,
72 .simr_sl = 0,
73 .simr_ce = 1,
74 .simr_fe = 1,
75 .simr_gm = 0,
76 },
77};
78
79static struct ucc_tdm_info utdm_info[MAX_HDLC_NUM];
80
81static int uhdlc_init(struct ucc_hdlc_private *priv)
82{
83 struct ucc_tdm_info *ut_info;
84 struct ucc_fast_info *uf_info;
85 u32 cecr_subblock;
86 u16 bd_status;
87 int ret, i;
88 void *bd_buffer;
89 dma_addr_t bd_dma_addr;
90 u32 riptr;
91 u32 tiptr;
92 u32 gumr;
93
94 ut_info = priv->ut_info;
95 uf_info = &ut_info->uf_info;
96
97 if (priv->tsa) {
98 uf_info->tsa = 1;
99 uf_info->ctsp = 1;
100 }
101 uf_info->uccm_mask = ((UCC_HDLC_UCCE_RXB | UCC_HDLC_UCCE_RXF |
102 UCC_HDLC_UCCE_TXB) << 16);
103
104 ret = ucc_fast_init(uf_info, &priv->uccf);
105 if (ret) {
106 dev_err(priv->dev, "Failed to init uccf.");
107 return ret;
108 }
109
110 priv->uf_regs = priv->uccf->uf_regs;
111 ucc_fast_disable(priv->uccf, COMM_DIR_RX | COMM_DIR_TX);
112
113 /* Loopback mode */
114 if (priv->loopback) {
115 dev_info(priv->dev, "Loopback Mode\n");
Holger Brunck54e9e082017-05-17 17:24:36 +0200116 /* use the same clock when work in loopback */
117 qe_setbrg(ut_info->uf_info.rx_clock, 20000000, 1);
118
Zhao Qiangc19b6d22016-06-06 14:30:02 +0800119 gumr = ioread32be(&priv->uf_regs->gumr);
120 gumr |= (UCC_FAST_GUMR_LOOPBACK | UCC_FAST_GUMR_CDS |
121 UCC_FAST_GUMR_TCI);
122 gumr &= ~(UCC_FAST_GUMR_CTSP | UCC_FAST_GUMR_RSYN);
123 iowrite32be(gumr, &priv->uf_regs->gumr);
124 }
125
126 /* Initialize SI */
127 if (priv->tsa)
128 ucc_tdm_init(priv->utdm, priv->ut_info);
129
130 /* Write to QE CECR, UCCx channel to Stop Transmission */
131 cecr_subblock = ucc_fast_get_qe_cr_subblock(uf_info->ucc_num);
132 ret = qe_issue_cmd(QE_STOP_TX, cecr_subblock,
133 QE_CR_PROTOCOL_UNSPECIFIED, 0);
134
135 /* Set UPSMR normal mode (need fixed)*/
136 iowrite32be(0, &priv->uf_regs->upsmr);
137
138 priv->rx_ring_size = RX_BD_RING_LEN;
139 priv->tx_ring_size = TX_BD_RING_LEN;
140 /* Alloc Rx BD */
141 priv->rx_bd_base = dma_alloc_coherent(priv->dev,
Holger Brunck5b8aad92017-05-17 17:24:35 +0200142 RX_BD_RING_LEN * sizeof(struct qe_bd),
Zhao Qiangc19b6d22016-06-06 14:30:02 +0800143 &priv->dma_rx_bd, GFP_KERNEL);
144
145 if (!priv->rx_bd_base) {
146 dev_err(priv->dev, "Cannot allocate MURAM memory for RxBDs\n");
147 ret = -ENOMEM;
Zhao Qiang1efb5972016-07-15 10:38:25 +0800148 goto free_uccf;
Zhao Qiangc19b6d22016-06-06 14:30:02 +0800149 }
150
151 /* Alloc Tx BD */
152 priv->tx_bd_base = dma_alloc_coherent(priv->dev,
Holger Brunck5b8aad92017-05-17 17:24:35 +0200153 TX_BD_RING_LEN * sizeof(struct qe_bd),
Zhao Qiangc19b6d22016-06-06 14:30:02 +0800154 &priv->dma_tx_bd, GFP_KERNEL);
155
156 if (!priv->tx_bd_base) {
157 dev_err(priv->dev, "Cannot allocate MURAM memory for TxBDs\n");
158 ret = -ENOMEM;
Zhao Qiang1efb5972016-07-15 10:38:25 +0800159 goto free_rx_bd;
Zhao Qiangc19b6d22016-06-06 14:30:02 +0800160 }
161
162 /* Alloc parameter ram for ucc hdlc */
163 priv->ucc_pram_offset = qe_muram_alloc(sizeof(priv->ucc_pram),
164 ALIGNMENT_OF_UCC_HDLC_PRAM);
165
166 if (priv->ucc_pram_offset < 0) {
Colin Ian King24a24d02016-08-28 11:40:41 +0100167 dev_err(priv->dev, "Can not allocate MURAM for hdlc parameter.\n");
Zhao Qiangc19b6d22016-06-06 14:30:02 +0800168 ret = -ENOMEM;
Zhao Qiang1efb5972016-07-15 10:38:25 +0800169 goto free_tx_bd;
Zhao Qiangc19b6d22016-06-06 14:30:02 +0800170 }
171
172 priv->rx_skbuff = kzalloc(priv->rx_ring_size * sizeof(*priv->rx_skbuff),
173 GFP_KERNEL);
174 if (!priv->rx_skbuff)
Zhao Qiang1efb5972016-07-15 10:38:25 +0800175 goto free_ucc_pram;
Zhao Qiangc19b6d22016-06-06 14:30:02 +0800176
177 priv->tx_skbuff = kzalloc(priv->tx_ring_size * sizeof(*priv->tx_skbuff),
178 GFP_KERNEL);
179 if (!priv->tx_skbuff)
Zhao Qiang1efb5972016-07-15 10:38:25 +0800180 goto free_rx_skbuff;
Zhao Qiangc19b6d22016-06-06 14:30:02 +0800181
182 priv->skb_curtx = 0;
183 priv->skb_dirtytx = 0;
184 priv->curtx_bd = priv->tx_bd_base;
185 priv->dirty_tx = priv->tx_bd_base;
186 priv->currx_bd = priv->rx_bd_base;
187 priv->currx_bdnum = 0;
188
189 /* init parameter base */
190 cecr_subblock = ucc_fast_get_qe_cr_subblock(uf_info->ucc_num);
191 ret = qe_issue_cmd(QE_ASSIGN_PAGE_TO_DEVICE, cecr_subblock,
192 QE_CR_PROTOCOL_UNSPECIFIED, priv->ucc_pram_offset);
193
194 priv->ucc_pram = (struct ucc_hdlc_param __iomem *)
195 qe_muram_addr(priv->ucc_pram_offset);
196
197 /* Zero out parameter ram */
198 memset_io(priv->ucc_pram, 0, sizeof(struct ucc_hdlc_param));
199
200 /* Alloc riptr, tiptr */
201 riptr = qe_muram_alloc(32, 32);
202 if (riptr < 0) {
203 dev_err(priv->dev, "Cannot allocate MURAM mem for Receive internal temp data pointer\n");
204 ret = -ENOMEM;
Zhao Qiang1efb5972016-07-15 10:38:25 +0800205 goto free_tx_skbuff;
Zhao Qiangc19b6d22016-06-06 14:30:02 +0800206 }
207
208 tiptr = qe_muram_alloc(32, 32);
209 if (tiptr < 0) {
210 dev_err(priv->dev, "Cannot allocate MURAM mem for Transmit internal temp data pointer\n");
211 ret = -ENOMEM;
Zhao Qiang1efb5972016-07-15 10:38:25 +0800212 goto free_riptr;
Zhao Qiangc19b6d22016-06-06 14:30:02 +0800213 }
214
215 /* Set RIPTR, TIPTR */
216 iowrite16be(riptr, &priv->ucc_pram->riptr);
217 iowrite16be(tiptr, &priv->ucc_pram->tiptr);
218
219 /* Set MRBLR */
220 iowrite16be(MAX_RX_BUF_LENGTH, &priv->ucc_pram->mrblr);
221
222 /* Set RBASE, TBASE */
223 iowrite32be(priv->dma_rx_bd, &priv->ucc_pram->rbase);
224 iowrite32be(priv->dma_tx_bd, &priv->ucc_pram->tbase);
225
226 /* Set RSTATE, TSTATE */
227 iowrite32be(BMR_GBL | BMR_BIG_ENDIAN, &priv->ucc_pram->rstate);
228 iowrite32be(BMR_GBL | BMR_BIG_ENDIAN, &priv->ucc_pram->tstate);
229
230 /* Set C_MASK, C_PRES for 16bit CRC */
231 iowrite32be(CRC_16BIT_MASK, &priv->ucc_pram->c_mask);
232 iowrite32be(CRC_16BIT_PRES, &priv->ucc_pram->c_pres);
233
234 iowrite16be(MAX_FRAME_LENGTH, &priv->ucc_pram->mflr);
235 iowrite16be(DEFAULT_RFTHR, &priv->ucc_pram->rfthr);
236 iowrite16be(DEFAULT_RFTHR, &priv->ucc_pram->rfcnt);
237 iowrite16be(DEFAULT_ADDR_MASK, &priv->ucc_pram->hmask);
238 iowrite16be(DEFAULT_HDLC_ADDR, &priv->ucc_pram->haddr1);
239 iowrite16be(DEFAULT_HDLC_ADDR, &priv->ucc_pram->haddr2);
240 iowrite16be(DEFAULT_HDLC_ADDR, &priv->ucc_pram->haddr3);
241 iowrite16be(DEFAULT_HDLC_ADDR, &priv->ucc_pram->haddr4);
242
243 /* Get BD buffer */
244 bd_buffer = dma_alloc_coherent(priv->dev,
245 (RX_BD_RING_LEN + TX_BD_RING_LEN) *
246 MAX_RX_BUF_LENGTH,
247 &bd_dma_addr, GFP_KERNEL);
248
249 if (!bd_buffer) {
250 dev_err(priv->dev, "Could not allocate buffer descriptors\n");
251 ret = -ENOMEM;
Zhao Qiang1efb5972016-07-15 10:38:25 +0800252 goto free_tiptr;
Zhao Qiangc19b6d22016-06-06 14:30:02 +0800253 }
254
255 memset(bd_buffer, 0, (RX_BD_RING_LEN + TX_BD_RING_LEN)
256 * MAX_RX_BUF_LENGTH);
257
258 priv->rx_buffer = bd_buffer;
259 priv->tx_buffer = bd_buffer + RX_BD_RING_LEN * MAX_RX_BUF_LENGTH;
260
261 priv->dma_rx_addr = bd_dma_addr;
262 priv->dma_tx_addr = bd_dma_addr + RX_BD_RING_LEN * MAX_RX_BUF_LENGTH;
263
264 for (i = 0; i < RX_BD_RING_LEN; i++) {
265 if (i < (RX_BD_RING_LEN - 1))
266 bd_status = R_E_S | R_I_S;
267 else
268 bd_status = R_E_S | R_I_S | R_W_S;
269
270 iowrite16be(bd_status, &priv->rx_bd_base[i].status);
271 iowrite32be(priv->dma_rx_addr + i * MAX_RX_BUF_LENGTH,
272 &priv->rx_bd_base[i].buf);
273 }
274
275 for (i = 0; i < TX_BD_RING_LEN; i++) {
276 if (i < (TX_BD_RING_LEN - 1))
277 bd_status = T_I_S | T_TC_S;
278 else
279 bd_status = T_I_S | T_TC_S | T_W_S;
280
281 iowrite16be(bd_status, &priv->tx_bd_base[i].status);
282 iowrite32be(priv->dma_tx_addr + i * MAX_RX_BUF_LENGTH,
283 &priv->tx_bd_base[i].buf);
284 }
285
286 return 0;
287
Zhao Qiang1efb5972016-07-15 10:38:25 +0800288free_tiptr:
Zhao Qiangc19b6d22016-06-06 14:30:02 +0800289 qe_muram_free(tiptr);
Zhao Qiang1efb5972016-07-15 10:38:25 +0800290free_riptr:
Zhao Qiangc19b6d22016-06-06 14:30:02 +0800291 qe_muram_free(riptr);
Zhao Qiang1efb5972016-07-15 10:38:25 +0800292free_tx_skbuff:
Zhao Qiangc19b6d22016-06-06 14:30:02 +0800293 kfree(priv->tx_skbuff);
Zhao Qiang1efb5972016-07-15 10:38:25 +0800294free_rx_skbuff:
Zhao Qiangc19b6d22016-06-06 14:30:02 +0800295 kfree(priv->rx_skbuff);
Zhao Qiang1efb5972016-07-15 10:38:25 +0800296free_ucc_pram:
Zhao Qiangc19b6d22016-06-06 14:30:02 +0800297 qe_muram_free(priv->ucc_pram_offset);
Zhao Qiang1efb5972016-07-15 10:38:25 +0800298free_tx_bd:
Zhao Qiangc19b6d22016-06-06 14:30:02 +0800299 dma_free_coherent(priv->dev,
Holger Brunck5b8aad92017-05-17 17:24:35 +0200300 TX_BD_RING_LEN * sizeof(struct qe_bd),
Zhao Qiangc19b6d22016-06-06 14:30:02 +0800301 priv->tx_bd_base, priv->dma_tx_bd);
Zhao Qiang1efb5972016-07-15 10:38:25 +0800302free_rx_bd:
Zhao Qiangc19b6d22016-06-06 14:30:02 +0800303 dma_free_coherent(priv->dev,
Holger Brunck5b8aad92017-05-17 17:24:35 +0200304 RX_BD_RING_LEN * sizeof(struct qe_bd),
Zhao Qiangc19b6d22016-06-06 14:30:02 +0800305 priv->rx_bd_base, priv->dma_rx_bd);
Zhao Qiang1efb5972016-07-15 10:38:25 +0800306free_uccf:
Zhao Qiangc19b6d22016-06-06 14:30:02 +0800307 ucc_fast_free(priv->uccf);
308
309 return ret;
310}
311
312static netdev_tx_t ucc_hdlc_tx(struct sk_buff *skb, struct net_device *dev)
313{
314 hdlc_device *hdlc = dev_to_hdlc(dev);
315 struct ucc_hdlc_private *priv = (struct ucc_hdlc_private *)hdlc->priv;
316 struct qe_bd __iomem *bd;
317 u16 bd_status;
318 unsigned long flags;
Zhao Qiangc19b6d22016-06-06 14:30:02 +0800319 u16 *proto_head;
320
321 switch (dev->type) {
322 case ARPHRD_RAWHDLC:
323 if (skb_headroom(skb) < HDLC_HEAD_LEN) {
324 dev->stats.tx_dropped++;
325 dev_kfree_skb(skb);
326 netdev_err(dev, "No enough space for hdlc head\n");
327 return -ENOMEM;
328 }
329
330 skb_push(skb, HDLC_HEAD_LEN);
331
332 proto_head = (u16 *)skb->data;
333 *proto_head = htons(DEFAULT_HDLC_HEAD);
334
335 dev->stats.tx_bytes += skb->len;
336 break;
337
338 case ARPHRD_PPP:
339 proto_head = (u16 *)skb->data;
340 if (*proto_head != htons(DEFAULT_PPP_HEAD)) {
341 dev->stats.tx_dropped++;
342 dev_kfree_skb(skb);
343 netdev_err(dev, "Wrong ppp header\n");
344 return -ENOMEM;
345 }
346
347 dev->stats.tx_bytes += skb->len;
348 break;
349
350 default:
351 dev->stats.tx_dropped++;
352 dev_kfree_skb(skb);
353 return -ENOMEM;
354 }
Zhao Qiangc19b6d22016-06-06 14:30:02 +0800355 spin_lock_irqsave(&priv->lock, flags);
356
357 /* Start from the next BD that should be filled */
358 bd = priv->curtx_bd;
359 bd_status = ioread16be(&bd->status);
360 /* Save the skb pointer so we can free it later */
361 priv->tx_skbuff[priv->skb_curtx] = skb;
362
363 /* Update the current skb pointer (wrapping if this was the last) */
364 priv->skb_curtx =
365 (priv->skb_curtx + 1) & TX_RING_MOD_MASK(TX_BD_RING_LEN);
366
367 /* copy skb data to tx buffer for sdma processing */
368 memcpy(priv->tx_buffer + (be32_to_cpu(bd->buf) - priv->dma_tx_addr),
369 skb->data, skb->len);
370
371 /* set bd status and length */
372 bd_status = (bd_status & T_W_S) | T_R_S | T_I_S | T_L_S | T_TC_S;
373
Zhao Qiangc19b6d22016-06-06 14:30:02 +0800374 iowrite16be(skb->len, &bd->length);
Zhao Qiang02bb56d2017-03-14 09:38:33 +0800375 iowrite16be(bd_status, &bd->status);
Zhao Qiangc19b6d22016-06-06 14:30:02 +0800376
377 /* Move to next BD in the ring */
378 if (!(bd_status & T_W_S))
379 bd += 1;
380 else
381 bd = priv->tx_bd_base;
382
383 if (bd == priv->dirty_tx) {
384 if (!netif_queue_stopped(dev))
385 netif_stop_queue(dev);
386 }
387
388 priv->curtx_bd = bd;
389
390 spin_unlock_irqrestore(&priv->lock, flags);
391
392 return NETDEV_TX_OK;
393}
394
395static int hdlc_tx_done(struct ucc_hdlc_private *priv)
396{
397 /* Start from the next BD that should be filled */
398 struct net_device *dev = priv->ndev;
399 struct qe_bd *bd; /* BD pointer */
400 u16 bd_status;
401
402 bd = priv->dirty_tx;
403 bd_status = ioread16be(&bd->status);
404
405 /* Normal processing. */
406 while ((bd_status & T_R_S) == 0) {
407 struct sk_buff *skb;
408
409 /* BD contains already transmitted buffer. */
410 /* Handle the transmitted buffer and release */
411 /* the BD to be used with the current frame */
412
413 skb = priv->tx_skbuff[priv->skb_dirtytx];
414 if (!skb)
415 break;
Zhao Qiangc19b6d22016-06-06 14:30:02 +0800416 dev->stats.tx_packets++;
417 memset(priv->tx_buffer +
418 (be32_to_cpu(bd->buf) - priv->dma_tx_addr),
419 0, skb->len);
420 dev_kfree_skb_irq(skb);
421
422 priv->tx_skbuff[priv->skb_dirtytx] = NULL;
423 priv->skb_dirtytx =
424 (priv->skb_dirtytx +
425 1) & TX_RING_MOD_MASK(TX_BD_RING_LEN);
426
427 /* We freed a buffer, so now we can restart transmission */
428 if (netif_queue_stopped(dev))
429 netif_wake_queue(dev);
430
431 /* Advance the confirmation BD pointer */
432 if (!(bd_status & T_W_S))
433 bd += 1;
434 else
435 bd = priv->tx_bd_base;
436 bd_status = ioread16be(&bd->status);
437 }
438 priv->dirty_tx = bd;
439
440 return 0;
441}
442
443static int hdlc_rx_done(struct ucc_hdlc_private *priv, int rx_work_limit)
444{
445 struct net_device *dev = priv->ndev;
Holger Brunck66bb1442017-05-17 17:24:33 +0200446 struct sk_buff *skb = NULL;
Zhao Qiangc19b6d22016-06-06 14:30:02 +0800447 hdlc_device *hdlc = dev_to_hdlc(dev);
448 struct qe_bd *bd;
Zhao Qiang02bb56d2017-03-14 09:38:33 +0800449 u16 bd_status;
Zhao Qiangc19b6d22016-06-06 14:30:02 +0800450 u16 length, howmany = 0;
451 u8 *bdbuffer;
Zhao Qiangc19b6d22016-06-06 14:30:02 +0800452
453 bd = priv->currx_bd;
454 bd_status = ioread16be(&bd->status);
455
456 /* while there are received buffers and BD is full (~R_E) */
457 while (!((bd_status & (R_E_S)) || (--rx_work_limit < 0))) {
458 if (bd_status & R_OV_S)
459 dev->stats.rx_over_errors++;
460 if (bd_status & R_CR_S) {
Zhao Qiangc19b6d22016-06-06 14:30:02 +0800461 dev->stats.rx_crc_errors++;
462 dev->stats.rx_dropped++;
463 goto recycle;
464 }
465 bdbuffer = priv->rx_buffer +
466 (priv->currx_bdnum * MAX_RX_BUF_LENGTH);
467 length = ioread16be(&bd->length);
468
Zhao Qiangc19b6d22016-06-06 14:30:02 +0800469 switch (dev->type) {
470 case ARPHRD_RAWHDLC:
471 bdbuffer += HDLC_HEAD_LEN;
472 length -= (HDLC_HEAD_LEN + HDLC_CRC_SIZE);
473
474 skb = dev_alloc_skb(length);
475 if (!skb) {
476 dev->stats.rx_dropped++;
477 return -ENOMEM;
478 }
479
480 skb_put(skb, length);
481 skb->len = length;
482 skb->dev = dev;
483 memcpy(skb->data, bdbuffer, length);
484 break;
485
486 case ARPHRD_PPP:
487 length -= HDLC_CRC_SIZE;
488
489 skb = dev_alloc_skb(length);
490 if (!skb) {
491 dev->stats.rx_dropped++;
492 return -ENOMEM;
493 }
494
495 skb_put(skb, length);
496 skb->len = length;
497 skb->dev = dev;
498 memcpy(skb->data, bdbuffer, length);
499 break;
500 }
501
502 dev->stats.rx_packets++;
503 dev->stats.rx_bytes += skb->len;
504 howmany++;
505 if (hdlc->proto)
506 skb->protocol = hdlc_type_trans(skb, dev);
Zhao Qiangc19b6d22016-06-06 14:30:02 +0800507 netif_receive_skb(skb);
508
509recycle:
510 iowrite16be(bd_status | R_E_S | R_I_S, &bd->status);
511
512 /* update to point at the next bd */
513 if (bd_status & R_W_S) {
514 priv->currx_bdnum = 0;
515 bd = priv->rx_bd_base;
516 } else {
517 if (priv->currx_bdnum < (RX_BD_RING_LEN - 1))
518 priv->currx_bdnum += 1;
519 else
520 priv->currx_bdnum = RX_BD_RING_LEN - 1;
521
522 bd += 1;
523 }
524
525 bd_status = ioread16be(&bd->status);
526 }
527
528 priv->currx_bd = bd;
529 return howmany;
530}
531
532static int ucc_hdlc_poll(struct napi_struct *napi, int budget)
533{
534 struct ucc_hdlc_private *priv = container_of(napi,
535 struct ucc_hdlc_private,
536 napi);
537 int howmany;
538
539 /* Tx event processing */
540 spin_lock(&priv->lock);
Holger Brunck10515db2017-05-17 17:24:34 +0200541 hdlc_tx_done(priv);
Zhao Qiangc19b6d22016-06-06 14:30:02 +0800542 spin_unlock(&priv->lock);
543
544 howmany = 0;
545 howmany += hdlc_rx_done(priv, budget - howmany);
546
547 if (howmany < budget) {
Eric Dumazet6ad20162017-01-30 08:22:01 -0800548 napi_complete_done(napi, howmany);
Zhao Qiangc19b6d22016-06-06 14:30:02 +0800549 qe_setbits32(priv->uccf->p_uccm,
550 (UCCE_HDLC_RX_EVENTS | UCCE_HDLC_TX_EVENTS) << 16);
551 }
552
553 return howmany;
554}
555
556static irqreturn_t ucc_hdlc_irq_handler(int irq, void *dev_id)
557{
558 struct ucc_hdlc_private *priv = (struct ucc_hdlc_private *)dev_id;
559 struct net_device *dev = priv->ndev;
560 struct ucc_fast_private *uccf;
561 struct ucc_tdm_info *ut_info;
562 u32 ucce;
563 u32 uccm;
564
565 ut_info = priv->ut_info;
566 uccf = priv->uccf;
567
568 ucce = ioread32be(uccf->p_ucce);
569 uccm = ioread32be(uccf->p_uccm);
570 ucce &= uccm;
571 iowrite32be(ucce, uccf->p_ucce);
Zhao Qiangc19b6d22016-06-06 14:30:02 +0800572 if (!ucce)
573 return IRQ_NONE;
574
575 if ((ucce >> 16) & (UCCE_HDLC_RX_EVENTS | UCCE_HDLC_TX_EVENTS)) {
576 if (napi_schedule_prep(&priv->napi)) {
577 uccm &= ~((UCCE_HDLC_RX_EVENTS | UCCE_HDLC_TX_EVENTS)
578 << 16);
579 iowrite32be(uccm, uccf->p_uccm);
580 __napi_schedule(&priv->napi);
581 }
582 }
583
584 /* Errors and other events */
585 if (ucce >> 16 & UCC_HDLC_UCCE_BSY)
586 dev->stats.rx_errors++;
587 if (ucce >> 16 & UCC_HDLC_UCCE_TXE)
588 dev->stats.tx_errors++;
589
590 return IRQ_HANDLED;
591}
592
593static int uhdlc_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
594{
595 const size_t size = sizeof(te1_settings);
596 te1_settings line;
597 struct ucc_hdlc_private *priv = netdev_priv(dev);
598
599 if (cmd != SIOCWANDEV)
600 return hdlc_ioctl(dev, ifr, cmd);
601
602 switch (ifr->ifr_settings.type) {
603 case IF_GET_IFACE:
604 ifr->ifr_settings.type = IF_IFACE_E1;
605 if (ifr->ifr_settings.size < size) {
606 ifr->ifr_settings.size = size; /* data size wanted */
607 return -ENOBUFS;
608 }
Dan Carpenter2f43b9b2016-07-14 14:16:53 +0300609 memset(&line, 0, sizeof(line));
Zhao Qiangc19b6d22016-06-06 14:30:02 +0800610 line.clock_type = priv->clocking;
Zhao Qiangc19b6d22016-06-06 14:30:02 +0800611
612 if (copy_to_user(ifr->ifr_settings.ifs_ifsu.sync, &line, size))
613 return -EFAULT;
614 return 0;
615
616 default:
617 return hdlc_ioctl(dev, ifr, cmd);
618 }
619}
620
621static int uhdlc_open(struct net_device *dev)
622{
623 u32 cecr_subblock;
624 hdlc_device *hdlc = dev_to_hdlc(dev);
625 struct ucc_hdlc_private *priv = hdlc->priv;
626 struct ucc_tdm *utdm = priv->utdm;
627
628 if (priv->hdlc_busy != 1) {
629 if (request_irq(priv->ut_info->uf_info.irq,
630 ucc_hdlc_irq_handler, 0, "hdlc", priv))
631 return -ENODEV;
632
633 cecr_subblock = ucc_fast_get_qe_cr_subblock(
634 priv->ut_info->uf_info.ucc_num);
635
636 qe_issue_cmd(QE_INIT_TX_RX, cecr_subblock,
637 QE_CR_PROTOCOL_UNSPECIFIED, 0);
638
639 ucc_fast_enable(priv->uccf, COMM_DIR_RX | COMM_DIR_TX);
640
641 /* Enable the TDM port */
642 if (priv->tsa)
643 utdm->si_regs->siglmr1_h |= (0x1 << utdm->tdm_port);
644
645 priv->hdlc_busy = 1;
646 netif_device_attach(priv->ndev);
647 napi_enable(&priv->napi);
648 netif_start_queue(dev);
649 hdlc_open(dev);
650 }
651
652 return 0;
653}
654
655static void uhdlc_memclean(struct ucc_hdlc_private *priv)
656{
657 qe_muram_free(priv->ucc_pram->riptr);
658 qe_muram_free(priv->ucc_pram->tiptr);
659
660 if (priv->rx_bd_base) {
661 dma_free_coherent(priv->dev,
Holger Brunck5b8aad92017-05-17 17:24:35 +0200662 RX_BD_RING_LEN * sizeof(struct qe_bd),
Zhao Qiangc19b6d22016-06-06 14:30:02 +0800663 priv->rx_bd_base, priv->dma_rx_bd);
664
665 priv->rx_bd_base = NULL;
666 priv->dma_rx_bd = 0;
667 }
668
669 if (priv->tx_bd_base) {
670 dma_free_coherent(priv->dev,
Holger Brunck5b8aad92017-05-17 17:24:35 +0200671 TX_BD_RING_LEN * sizeof(struct qe_bd),
Zhao Qiangc19b6d22016-06-06 14:30:02 +0800672 priv->tx_bd_base, priv->dma_tx_bd);
673
674 priv->tx_bd_base = NULL;
675 priv->dma_tx_bd = 0;
676 }
677
678 if (priv->ucc_pram) {
679 qe_muram_free(priv->ucc_pram_offset);
680 priv->ucc_pram = NULL;
681 priv->ucc_pram_offset = 0;
682 }
683
684 kfree(priv->rx_skbuff);
685 priv->rx_skbuff = NULL;
686
687 kfree(priv->tx_skbuff);
688 priv->tx_skbuff = NULL;
689
690 if (priv->uf_regs) {
691 iounmap(priv->uf_regs);
692 priv->uf_regs = NULL;
693 }
694
695 if (priv->uccf) {
696 ucc_fast_free(priv->uccf);
697 priv->uccf = NULL;
698 }
699
700 if (priv->rx_buffer) {
701 dma_free_coherent(priv->dev,
702 RX_BD_RING_LEN * MAX_RX_BUF_LENGTH,
703 priv->rx_buffer, priv->dma_rx_addr);
704 priv->rx_buffer = NULL;
705 priv->dma_rx_addr = 0;
706 }
707
708 if (priv->tx_buffer) {
709 dma_free_coherent(priv->dev,
710 TX_BD_RING_LEN * MAX_RX_BUF_LENGTH,
711 priv->tx_buffer, priv->dma_tx_addr);
712 priv->tx_buffer = NULL;
713 priv->dma_tx_addr = 0;
714 }
715}
716
717static int uhdlc_close(struct net_device *dev)
718{
719 struct ucc_hdlc_private *priv = dev_to_hdlc(dev)->priv;
720 struct ucc_tdm *utdm = priv->utdm;
721 u32 cecr_subblock;
722
723 napi_disable(&priv->napi);
724 cecr_subblock = ucc_fast_get_qe_cr_subblock(
725 priv->ut_info->uf_info.ucc_num);
726
727 qe_issue_cmd(QE_GRACEFUL_STOP_TX, cecr_subblock,
728 (u8)QE_CR_PROTOCOL_UNSPECIFIED, 0);
729 qe_issue_cmd(QE_CLOSE_RX_BD, cecr_subblock,
730 (u8)QE_CR_PROTOCOL_UNSPECIFIED, 0);
731
732 if (priv->tsa)
733 utdm->si_regs->siglmr1_h &= ~(0x1 << utdm->tdm_port);
734
735 ucc_fast_disable(priv->uccf, COMM_DIR_RX | COMM_DIR_TX);
736
737 free_irq(priv->ut_info->uf_info.irq, priv);
738 netif_stop_queue(dev);
739 priv->hdlc_busy = 0;
740
741 return 0;
742}
743
744static int ucc_hdlc_attach(struct net_device *dev, unsigned short encoding,
745 unsigned short parity)
746{
747 struct ucc_hdlc_private *priv = dev_to_hdlc(dev)->priv;
748
749 if (encoding != ENCODING_NRZ &&
750 encoding != ENCODING_NRZI)
751 return -EINVAL;
752
753 if (parity != PARITY_NONE &&
754 parity != PARITY_CRC32_PR1_CCITT &&
755 parity != PARITY_CRC16_PR1_CCITT)
756 return -EINVAL;
757
758 priv->encoding = encoding;
759 priv->parity = parity;
760
761 return 0;
762}
763
764#ifdef CONFIG_PM
765static void store_clk_config(struct ucc_hdlc_private *priv)
766{
767 struct qe_mux *qe_mux_reg = &qe_immr->qmx;
768
769 /* store si clk */
770 priv->cmxsi1cr_h = ioread32be(&qe_mux_reg->cmxsi1cr_h);
771 priv->cmxsi1cr_l = ioread32be(&qe_mux_reg->cmxsi1cr_l);
772
773 /* store si sync */
774 priv->cmxsi1syr = ioread32be(&qe_mux_reg->cmxsi1syr);
775
776 /* store ucc clk */
777 memcpy_fromio(priv->cmxucr, qe_mux_reg->cmxucr, 4 * sizeof(u32));
778}
779
780static void resume_clk_config(struct ucc_hdlc_private *priv)
781{
782 struct qe_mux *qe_mux_reg = &qe_immr->qmx;
783
784 memcpy_toio(qe_mux_reg->cmxucr, priv->cmxucr, 4 * sizeof(u32));
785
786 iowrite32be(priv->cmxsi1cr_h, &qe_mux_reg->cmxsi1cr_h);
787 iowrite32be(priv->cmxsi1cr_l, &qe_mux_reg->cmxsi1cr_l);
788
789 iowrite32be(priv->cmxsi1syr, &qe_mux_reg->cmxsi1syr);
790}
791
792static int uhdlc_suspend(struct device *dev)
793{
794 struct ucc_hdlc_private *priv = dev_get_drvdata(dev);
795 struct ucc_tdm_info *ut_info;
796 struct ucc_fast __iomem *uf_regs;
797
798 if (!priv)
799 return -EINVAL;
800
801 if (!netif_running(priv->ndev))
802 return 0;
803
804 netif_device_detach(priv->ndev);
805 napi_disable(&priv->napi);
806
807 ut_info = priv->ut_info;
808 uf_regs = priv->uf_regs;
809
810 /* backup gumr guemr*/
811 priv->gumr = ioread32be(&uf_regs->gumr);
812 priv->guemr = ioread8(&uf_regs->guemr);
813
814 priv->ucc_pram_bak = kmalloc(sizeof(*priv->ucc_pram_bak),
815 GFP_KERNEL);
816 if (!priv->ucc_pram_bak)
817 return -ENOMEM;
818
819 /* backup HDLC parameter */
820 memcpy_fromio(priv->ucc_pram_bak, priv->ucc_pram,
821 sizeof(struct ucc_hdlc_param));
822
823 /* store the clk configuration */
824 store_clk_config(priv);
825
826 /* save power */
827 ucc_fast_disable(priv->uccf, COMM_DIR_RX | COMM_DIR_TX);
828
Zhao Qiangc19b6d22016-06-06 14:30:02 +0800829 return 0;
830}
831
832static int uhdlc_resume(struct device *dev)
833{
834 struct ucc_hdlc_private *priv = dev_get_drvdata(dev);
xypron.glpk@gmx.de8c57a3a2016-07-31 13:14:23 +0200835 struct ucc_tdm *utdm;
Zhao Qiangc19b6d22016-06-06 14:30:02 +0800836 struct ucc_tdm_info *ut_info;
837 struct ucc_fast __iomem *uf_regs;
838 struct ucc_fast_private *uccf;
839 struct ucc_fast_info *uf_info;
840 int ret, i;
841 u32 cecr_subblock;
842 u16 bd_status;
843
844 if (!priv)
845 return -EINVAL;
846
847 if (!netif_running(priv->ndev))
848 return 0;
849
xypron.glpk@gmx.de8c57a3a2016-07-31 13:14:23 +0200850 utdm = priv->utdm;
Zhao Qiangc19b6d22016-06-06 14:30:02 +0800851 ut_info = priv->ut_info;
852 uf_info = &ut_info->uf_info;
853 uf_regs = priv->uf_regs;
854 uccf = priv->uccf;
855
856 /* restore gumr guemr */
857 iowrite8(priv->guemr, &uf_regs->guemr);
858 iowrite32be(priv->gumr, &uf_regs->gumr);
859
860 /* Set Virtual Fifo registers */
861 iowrite16be(uf_info->urfs, &uf_regs->urfs);
862 iowrite16be(uf_info->urfet, &uf_regs->urfet);
863 iowrite16be(uf_info->urfset, &uf_regs->urfset);
864 iowrite16be(uf_info->utfs, &uf_regs->utfs);
865 iowrite16be(uf_info->utfet, &uf_regs->utfet);
866 iowrite16be(uf_info->utftt, &uf_regs->utftt);
867 /* utfb, urfb are offsets from MURAM base */
868 iowrite32be(uccf->ucc_fast_tx_virtual_fifo_base_offset, &uf_regs->utfb);
869 iowrite32be(uccf->ucc_fast_rx_virtual_fifo_base_offset, &uf_regs->urfb);
870
871 /* Rx Tx and sync clock routing */
872 resume_clk_config(priv);
873
874 iowrite32be(uf_info->uccm_mask, &uf_regs->uccm);
875 iowrite32be(0xffffffff, &uf_regs->ucce);
876
877 ucc_fast_disable(priv->uccf, COMM_DIR_RX | COMM_DIR_TX);
878
879 /* rebuild SIRAM */
880 if (priv->tsa)
881 ucc_tdm_init(priv->utdm, priv->ut_info);
882
883 /* Write to QE CECR, UCCx channel to Stop Transmission */
884 cecr_subblock = ucc_fast_get_qe_cr_subblock(uf_info->ucc_num);
885 ret = qe_issue_cmd(QE_STOP_TX, cecr_subblock,
886 (u8)QE_CR_PROTOCOL_UNSPECIFIED, 0);
887
888 /* Set UPSMR normal mode */
889 iowrite32be(0, &uf_regs->upsmr);
890
891 /* init parameter base */
892 cecr_subblock = ucc_fast_get_qe_cr_subblock(uf_info->ucc_num);
893 ret = qe_issue_cmd(QE_ASSIGN_PAGE_TO_DEVICE, cecr_subblock,
894 QE_CR_PROTOCOL_UNSPECIFIED, priv->ucc_pram_offset);
895
896 priv->ucc_pram = (struct ucc_hdlc_param __iomem *)
897 qe_muram_addr(priv->ucc_pram_offset);
898
899 /* restore ucc parameter */
900 memcpy_toio(priv->ucc_pram, priv->ucc_pram_bak,
901 sizeof(struct ucc_hdlc_param));
902 kfree(priv->ucc_pram_bak);
903
904 /* rebuild BD entry */
905 for (i = 0; i < RX_BD_RING_LEN; i++) {
906 if (i < (RX_BD_RING_LEN - 1))
907 bd_status = R_E_S | R_I_S;
908 else
909 bd_status = R_E_S | R_I_S | R_W_S;
910
911 iowrite16be(bd_status, &priv->rx_bd_base[i].status);
912 iowrite32be(priv->dma_rx_addr + i * MAX_RX_BUF_LENGTH,
913 &priv->rx_bd_base[i].buf);
914 }
915
916 for (i = 0; i < TX_BD_RING_LEN; i++) {
917 if (i < (TX_BD_RING_LEN - 1))
918 bd_status = T_I_S | T_TC_S;
919 else
920 bd_status = T_I_S | T_TC_S | T_W_S;
921
922 iowrite16be(bd_status, &priv->tx_bd_base[i].status);
923 iowrite32be(priv->dma_tx_addr + i * MAX_RX_BUF_LENGTH,
924 &priv->tx_bd_base[i].buf);
925 }
926
927 /* if hdlc is busy enable TX and RX */
928 if (priv->hdlc_busy == 1) {
929 cecr_subblock = ucc_fast_get_qe_cr_subblock(
930 priv->ut_info->uf_info.ucc_num);
931
932 qe_issue_cmd(QE_INIT_TX_RX, cecr_subblock,
933 (u8)QE_CR_PROTOCOL_UNSPECIFIED, 0);
934
935 ucc_fast_enable(priv->uccf, COMM_DIR_RX | COMM_DIR_TX);
936
937 /* Enable the TDM port */
938 if (priv->tsa)
939 utdm->si_regs->siglmr1_h |= (0x1 << utdm->tdm_port);
940 }
941
942 napi_enable(&priv->napi);
943 netif_device_attach(priv->ndev);
944
945 return 0;
946}
947
948static const struct dev_pm_ops uhdlc_pm_ops = {
949 .suspend = uhdlc_suspend,
950 .resume = uhdlc_resume,
951 .freeze = uhdlc_suspend,
952 .thaw = uhdlc_resume,
953};
954
955#define HDLC_PM_OPS (&uhdlc_pm_ops)
956
957#else
958
959#define HDLC_PM_OPS NULL
960
961#endif
962static const struct net_device_ops uhdlc_ops = {
963 .ndo_open = uhdlc_open,
964 .ndo_stop = uhdlc_close,
Zhao Qiangc19b6d22016-06-06 14:30:02 +0800965 .ndo_start_xmit = hdlc_start_xmit,
966 .ndo_do_ioctl = uhdlc_ioctl,
967};
968
969static int ucc_hdlc_probe(struct platform_device *pdev)
970{
971 struct device_node *np = pdev->dev.of_node;
972 struct ucc_hdlc_private *uhdlc_priv = NULL;
973 struct ucc_tdm_info *ut_info;
Holger Brunck66bb1442017-05-17 17:24:33 +0200974 struct ucc_tdm *utdm = NULL;
Zhao Qiangc19b6d22016-06-06 14:30:02 +0800975 struct resource res;
976 struct net_device *dev;
977 hdlc_device *hdlc;
978 int ucc_num;
979 const char *sprop;
980 int ret;
981 u32 val;
982
983 ret = of_property_read_u32_index(np, "cell-index", 0, &val);
984 if (ret) {
985 dev_err(&pdev->dev, "Invalid ucc property\n");
986 return -ENODEV;
987 }
988
989 ucc_num = val - 1;
990 if ((ucc_num > 3) || (ucc_num < 0)) {
991 dev_err(&pdev->dev, ": Invalid UCC num\n");
992 return -EINVAL;
993 }
994
995 memcpy(&utdm_info[ucc_num], &utdm_primary_info,
996 sizeof(utdm_primary_info));
997
998 ut_info = &utdm_info[ucc_num];
999 ut_info->uf_info.ucc_num = ucc_num;
1000
1001 sprop = of_get_property(np, "rx-clock-name", NULL);
1002 if (sprop) {
1003 ut_info->uf_info.rx_clock = qe_clock_source(sprop);
1004 if ((ut_info->uf_info.rx_clock < QE_CLK_NONE) ||
1005 (ut_info->uf_info.rx_clock > QE_CLK24)) {
1006 dev_err(&pdev->dev, "Invalid rx-clock-name property\n");
1007 return -EINVAL;
1008 }
1009 } else {
1010 dev_err(&pdev->dev, "Invalid rx-clock-name property\n");
1011 return -EINVAL;
1012 }
1013
1014 sprop = of_get_property(np, "tx-clock-name", NULL);
1015 if (sprop) {
1016 ut_info->uf_info.tx_clock = qe_clock_source(sprop);
1017 if ((ut_info->uf_info.tx_clock < QE_CLK_NONE) ||
1018 (ut_info->uf_info.tx_clock > QE_CLK24)) {
1019 dev_err(&pdev->dev, "Invalid tx-clock-name property\n");
1020 return -EINVAL;
1021 }
1022 } else {
1023 dev_err(&pdev->dev, "Invalid tx-clock-name property\n");
1024 return -EINVAL;
1025 }
1026
Zhao Qiangc19b6d22016-06-06 14:30:02 +08001027 ret = of_address_to_resource(np, 0, &res);
1028 if (ret)
1029 return -EINVAL;
1030
1031 ut_info->uf_info.regs = res.start;
1032 ut_info->uf_info.irq = irq_of_parse_and_map(np, 0);
1033
1034 uhdlc_priv = kzalloc(sizeof(*uhdlc_priv), GFP_KERNEL);
1035 if (!uhdlc_priv) {
Zhao Qiang1efb5972016-07-15 10:38:25 +08001036 return -ENOMEM;
Zhao Qiangc19b6d22016-06-06 14:30:02 +08001037 }
1038
1039 dev_set_drvdata(&pdev->dev, uhdlc_priv);
1040 uhdlc_priv->dev = &pdev->dev;
1041 uhdlc_priv->ut_info = ut_info;
1042
1043 if (of_get_property(np, "fsl,tdm-interface", NULL))
1044 uhdlc_priv->tsa = 1;
1045
1046 if (of_get_property(np, "fsl,ucc-internal-loopback", NULL))
1047 uhdlc_priv->loopback = 1;
1048
1049 if (uhdlc_priv->tsa == 1) {
1050 utdm = kzalloc(sizeof(*utdm), GFP_KERNEL);
1051 if (!utdm) {
1052 ret = -ENOMEM;
1053 dev_err(&pdev->dev, "No mem to alloc ucc tdm data\n");
Zhao Qiang1efb5972016-07-15 10:38:25 +08001054 goto free_uhdlc_priv;
Zhao Qiangc19b6d22016-06-06 14:30:02 +08001055 }
1056 uhdlc_priv->utdm = utdm;
1057 ret = ucc_of_parse_tdm(np, utdm, ut_info);
1058 if (ret)
Zhao Qiang1efb5972016-07-15 10:38:25 +08001059 goto free_utdm;
Zhao Qiangc19b6d22016-06-06 14:30:02 +08001060 }
1061
1062 ret = uhdlc_init(uhdlc_priv);
1063 if (ret) {
1064 dev_err(&pdev->dev, "Failed to init uhdlc\n");
Zhao Qiang1efb5972016-07-15 10:38:25 +08001065 goto free_utdm;
Zhao Qiangc19b6d22016-06-06 14:30:02 +08001066 }
1067
1068 dev = alloc_hdlcdev(uhdlc_priv);
1069 if (!dev) {
1070 ret = -ENOMEM;
1071 pr_err("ucc_hdlc: unable to allocate memory\n");
Zhao Qiang1efb5972016-07-15 10:38:25 +08001072 goto undo_uhdlc_init;
Zhao Qiangc19b6d22016-06-06 14:30:02 +08001073 }
1074
1075 uhdlc_priv->ndev = dev;
1076 hdlc = dev_to_hdlc(dev);
1077 dev->tx_queue_len = 16;
1078 dev->netdev_ops = &uhdlc_ops;
1079 hdlc->attach = ucc_hdlc_attach;
1080 hdlc->xmit = ucc_hdlc_tx;
1081 netif_napi_add(dev, &uhdlc_priv->napi, ucc_hdlc_poll, 32);
1082 if (register_hdlc_device(dev)) {
1083 ret = -ENOBUFS;
1084 pr_err("ucc_hdlc: unable to register hdlc device\n");
1085 free_netdev(dev);
Zhao Qiang1efb5972016-07-15 10:38:25 +08001086 goto free_dev;
Zhao Qiangc19b6d22016-06-06 14:30:02 +08001087 }
1088
1089 return 0;
1090
Zhao Qiang1efb5972016-07-15 10:38:25 +08001091free_dev:
1092 free_netdev(dev);
1093undo_uhdlc_init:
1094free_utdm:
Zhao Qiangc19b6d22016-06-06 14:30:02 +08001095 if (uhdlc_priv->tsa)
1096 kfree(utdm);
Zhao Qiang1efb5972016-07-15 10:38:25 +08001097free_uhdlc_priv:
Zhao Qiangc19b6d22016-06-06 14:30:02 +08001098 kfree(uhdlc_priv);
Zhao Qiangc19b6d22016-06-06 14:30:02 +08001099 return ret;
1100}
1101
1102static int ucc_hdlc_remove(struct platform_device *pdev)
1103{
1104 struct ucc_hdlc_private *priv = dev_get_drvdata(&pdev->dev);
1105
1106 uhdlc_memclean(priv);
1107
1108 if (priv->utdm->si_regs) {
1109 iounmap(priv->utdm->si_regs);
1110 priv->utdm->si_regs = NULL;
1111 }
1112
1113 if (priv->utdm->siram) {
1114 iounmap(priv->utdm->siram);
1115 priv->utdm->siram = NULL;
1116 }
1117 kfree(priv);
1118
1119 dev_info(&pdev->dev, "UCC based hdlc module removed\n");
1120
1121 return 0;
1122}
1123
1124static const struct of_device_id fsl_ucc_hdlc_of_match[] = {
1125 {
1126 .compatible = "fsl,ucc-hdlc",
1127 },
1128 {},
1129};
1130
1131MODULE_DEVICE_TABLE(of, fsl_ucc_hdlc_of_match);
1132
1133static struct platform_driver ucc_hdlc_driver = {
1134 .probe = ucc_hdlc_probe,
1135 .remove = ucc_hdlc_remove,
1136 .driver = {
Zhao Qiangc19b6d22016-06-06 14:30:02 +08001137 .name = DRV_NAME,
1138 .pm = HDLC_PM_OPS,
1139 .of_match_table = fsl_ucc_hdlc_of_match,
1140 },
1141};
1142
Wei Yongjun459421c2016-07-19 11:25:16 +00001143module_platform_driver(ucc_hdlc_driver);
Valentin Longchamp74179d42017-02-17 11:31:22 +01001144MODULE_LICENSE("GPL");