| /* |
| * Copyright 2012-15 Advanced Micro Devices, Inc. |
| * |
| * Permission is hereby granted, free of charge, to any person obtaining a |
| * copy of this software and associated documentation files (the "Software"), |
| * to deal in the Software without restriction, including without limitation |
| * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| * and/or sell copies of the Software, and to permit persons to whom the |
| * Software is furnished to do so, subject to the following conditions: |
| * |
| * The above copyright notice and this permission notice shall be included in |
| * all copies or substantial portions of the Software. |
| * |
| * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR |
| * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, |
| * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR |
| * OTHER DEALINGS IN THE SOFTWARE. |
| * |
| * Authors: AMD |
| * |
| */ |
| |
| #include "dce/dce_8_0_d.h" |
| #include "dce/dce_8_0_sh_mask.h" |
| |
| #include "dm_services.h" |
| |
| #include "link_encoder.h" |
| #include "stream_encoder.h" |
| |
| #include "resource.h" |
| #include "include/irq_service_interface.h" |
| #include "irq/dce80/irq_service_dce80.h" |
| #include "dce110/dce110_timing_generator.h" |
| #include "dce110/dce110_resource.h" |
| #include "dce80/dce80_timing_generator.h" |
| #include "dce/dce_mem_input.h" |
| #include "dce/dce_link_encoder.h" |
| #include "dce/dce_stream_encoder.h" |
| #include "dce/dce_mem_input.h" |
| #include "dce/dce_ipp.h" |
| #include "dce/dce_transform.h" |
| #include "dce/dce_opp.h" |
| #include "dce/dce_clocks.h" |
| #include "dce/dce_clock_source.h" |
| #include "dce/dce_audio.h" |
| #include "dce/dce_hwseq.h" |
| #include "dce80/dce80_hw_sequencer.h" |
| #include "dce100/dce100_resource.h" |
| |
| #include "reg_helper.h" |
| |
| #include "dce/dce_dmcu.h" |
| #include "dce/dce_aux.h" |
| #include "dce/dce_abm.h" |
| /* TODO remove this include */ |
| |
| #ifndef mmMC_HUB_RDREQ_DMIF_LIMIT |
| #include "gmc/gmc_7_1_d.h" |
| #include "gmc/gmc_7_1_sh_mask.h" |
| #endif |
| |
| #ifndef mmDP_DPHY_INTERNAL_CTRL |
| #define mmDP_DPHY_INTERNAL_CTRL 0x1CDE |
| #define mmDP0_DP_DPHY_INTERNAL_CTRL 0x1CDE |
| #define mmDP1_DP_DPHY_INTERNAL_CTRL 0x1FDE |
| #define mmDP2_DP_DPHY_INTERNAL_CTRL 0x42DE |
| #define mmDP3_DP_DPHY_INTERNAL_CTRL 0x45DE |
| #define mmDP4_DP_DPHY_INTERNAL_CTRL 0x48DE |
| #define mmDP5_DP_DPHY_INTERNAL_CTRL 0x4BDE |
| #define mmDP6_DP_DPHY_INTERNAL_CTRL 0x4EDE |
| #endif |
| |
| |
| #ifndef mmBIOS_SCRATCH_2 |
| #define mmBIOS_SCRATCH_2 0x05CB |
| #define mmBIOS_SCRATCH_6 0x05CF |
| #endif |
| |
| #ifndef mmDP_DPHY_FAST_TRAINING |
| #define mmDP_DPHY_FAST_TRAINING 0x1CCE |
| #define mmDP0_DP_DPHY_FAST_TRAINING 0x1CCE |
| #define mmDP1_DP_DPHY_FAST_TRAINING 0x1FCE |
| #define mmDP2_DP_DPHY_FAST_TRAINING 0x42CE |
| #define mmDP3_DP_DPHY_FAST_TRAINING 0x45CE |
| #define mmDP4_DP_DPHY_FAST_TRAINING 0x48CE |
| #define mmDP5_DP_DPHY_FAST_TRAINING 0x4BCE |
| #define mmDP6_DP_DPHY_FAST_TRAINING 0x4ECE |
| #endif |
| |
| |
| #ifndef mmHPD_DC_HPD_CONTROL |
| #define mmHPD_DC_HPD_CONTROL 0x189A |
| #define mmHPD0_DC_HPD_CONTROL 0x189A |
| #define mmHPD1_DC_HPD_CONTROL 0x18A2 |
| #define mmHPD2_DC_HPD_CONTROL 0x18AA |
| #define mmHPD3_DC_HPD_CONTROL 0x18B2 |
| #define mmHPD4_DC_HPD_CONTROL 0x18BA |
| #define mmHPD5_DC_HPD_CONTROL 0x18C2 |
| #endif |
| |
| #define DCE11_DIG_FE_CNTL 0x4a00 |
| #define DCE11_DIG_BE_CNTL 0x4a47 |
| #define DCE11_DP_SEC 0x4ac3 |
| |
| static const struct dce110_timing_generator_offsets dce80_tg_offsets[] = { |
| { |
| .crtc = (mmCRTC0_CRTC_CONTROL - mmCRTC_CONTROL), |
| .dcp = (mmGRPH_CONTROL - mmGRPH_CONTROL), |
| .dmif = (mmDMIF_PG0_DPG_WATERMARK_MASK_CONTROL |
| - mmDPG_WATERMARK_MASK_CONTROL), |
| }, |
| { |
| .crtc = (mmCRTC1_CRTC_CONTROL - mmCRTC_CONTROL), |
| .dcp = (mmDCP1_GRPH_CONTROL - mmGRPH_CONTROL), |
| .dmif = (mmDMIF_PG1_DPG_WATERMARK_MASK_CONTROL |
| - mmDPG_WATERMARK_MASK_CONTROL), |
| }, |
| { |
| .crtc = (mmCRTC2_CRTC_CONTROL - mmCRTC_CONTROL), |
| .dcp = (mmDCP2_GRPH_CONTROL - mmGRPH_CONTROL), |
| .dmif = (mmDMIF_PG2_DPG_WATERMARK_MASK_CONTROL |
| - mmDPG_WATERMARK_MASK_CONTROL), |
| }, |
| { |
| .crtc = (mmCRTC3_CRTC_CONTROL - mmCRTC_CONTROL), |
| .dcp = (mmDCP3_GRPH_CONTROL - mmGRPH_CONTROL), |
| .dmif = (mmDMIF_PG3_DPG_WATERMARK_MASK_CONTROL |
| - mmDPG_WATERMARK_MASK_CONTROL), |
| }, |
| { |
| .crtc = (mmCRTC4_CRTC_CONTROL - mmCRTC_CONTROL), |
| .dcp = (mmDCP4_GRPH_CONTROL - mmGRPH_CONTROL), |
| .dmif = (mmDMIF_PG4_DPG_WATERMARK_MASK_CONTROL |
| - mmDPG_WATERMARK_MASK_CONTROL), |
| }, |
| { |
| .crtc = (mmCRTC5_CRTC_CONTROL - mmCRTC_CONTROL), |
| .dcp = (mmDCP5_GRPH_CONTROL - mmGRPH_CONTROL), |
| .dmif = (mmDMIF_PG5_DPG_WATERMARK_MASK_CONTROL |
| - mmDPG_WATERMARK_MASK_CONTROL), |
| } |
| }; |
| |
| /* set register offset */ |
| #define SR(reg_name)\ |
| .reg_name = mm ## reg_name |
| |
| /* set register offset with instance */ |
| #define SRI(reg_name, block, id)\ |
| .reg_name = mm ## block ## id ## _ ## reg_name |
| |
| |
| static const struct dccg_registers disp_clk_regs = { |
| CLK_COMMON_REG_LIST_DCE_BASE() |
| }; |
| |
| static const struct dccg_shift disp_clk_shift = { |
| CLK_COMMON_MASK_SH_LIST_DCE_COMMON_BASE(__SHIFT) |
| }; |
| |
| static const struct dccg_mask disp_clk_mask = { |
| CLK_COMMON_MASK_SH_LIST_DCE_COMMON_BASE(_MASK) |
| }; |
| |
| #define ipp_regs(id)\ |
| [id] = {\ |
| IPP_COMMON_REG_LIST_DCE_BASE(id)\ |
| } |
| |
| static const struct dce_ipp_registers ipp_regs[] = { |
| ipp_regs(0), |
| ipp_regs(1), |
| ipp_regs(2), |
| ipp_regs(3), |
| ipp_regs(4), |
| ipp_regs(5) |
| }; |
| |
| static const struct dce_ipp_shift ipp_shift = { |
| IPP_COMMON_MASK_SH_LIST_DCE_COMMON_BASE(__SHIFT) |
| }; |
| |
| static const struct dce_ipp_mask ipp_mask = { |
| IPP_COMMON_MASK_SH_LIST_DCE_COMMON_BASE(_MASK) |
| }; |
| |
| #define transform_regs(id)\ |
| [id] = {\ |
| XFM_COMMON_REG_LIST_DCE80(id)\ |
| } |
| |
| static const struct dce_transform_registers xfm_regs[] = { |
| transform_regs(0), |
| transform_regs(1), |
| transform_regs(2), |
| transform_regs(3), |
| transform_regs(4), |
| transform_regs(5) |
| }; |
| |
| static const struct dce_transform_shift xfm_shift = { |
| XFM_COMMON_MASK_SH_LIST_DCE80(__SHIFT) |
| }; |
| |
| static const struct dce_transform_mask xfm_mask = { |
| XFM_COMMON_MASK_SH_LIST_DCE80(_MASK) |
| }; |
| |
| #define aux_regs(id)\ |
| [id] = {\ |
| AUX_REG_LIST(id)\ |
| } |
| |
| static const struct dce110_link_enc_aux_registers link_enc_aux_regs[] = { |
| aux_regs(0), |
| aux_regs(1), |
| aux_regs(2), |
| aux_regs(3), |
| aux_regs(4), |
| aux_regs(5) |
| }; |
| |
| #define hpd_regs(id)\ |
| [id] = {\ |
| HPD_REG_LIST(id)\ |
| } |
| |
| static const struct dce110_link_enc_hpd_registers link_enc_hpd_regs[] = { |
| hpd_regs(0), |
| hpd_regs(1), |
| hpd_regs(2), |
| hpd_regs(3), |
| hpd_regs(4), |
| hpd_regs(5) |
| }; |
| |
| #define link_regs(id)\ |
| [id] = {\ |
| LE_DCE80_REG_LIST(id)\ |
| } |
| |
| static const struct dce110_link_enc_registers link_enc_regs[] = { |
| link_regs(0), |
| link_regs(1), |
| link_regs(2), |
| link_regs(3), |
| link_regs(4), |
| link_regs(5), |
| link_regs(6), |
| }; |
| |
| #define stream_enc_regs(id)\ |
| [id] = {\ |
| SE_COMMON_REG_LIST_DCE_BASE(id),\ |
| .AFMT_CNTL = 0,\ |
| } |
| |
| static const struct dce110_stream_enc_registers stream_enc_regs[] = { |
| stream_enc_regs(0), |
| stream_enc_regs(1), |
| stream_enc_regs(2), |
| stream_enc_regs(3), |
| stream_enc_regs(4), |
| stream_enc_regs(5), |
| stream_enc_regs(6) |
| }; |
| |
| static const struct dce_stream_encoder_shift se_shift = { |
| SE_COMMON_MASK_SH_LIST_DCE80_100(__SHIFT) |
| }; |
| |
| static const struct dce_stream_encoder_mask se_mask = { |
| SE_COMMON_MASK_SH_LIST_DCE80_100(_MASK) |
| }; |
| |
| #define opp_regs(id)\ |
| [id] = {\ |
| OPP_DCE_80_REG_LIST(id),\ |
| } |
| |
| static const struct dce_opp_registers opp_regs[] = { |
| opp_regs(0), |
| opp_regs(1), |
| opp_regs(2), |
| opp_regs(3), |
| opp_regs(4), |
| opp_regs(5) |
| }; |
| |
| static const struct dce_opp_shift opp_shift = { |
| OPP_COMMON_MASK_SH_LIST_DCE_80(__SHIFT) |
| }; |
| |
| static const struct dce_opp_mask opp_mask = { |
| OPP_COMMON_MASK_SH_LIST_DCE_80(_MASK) |
| }; |
| |
| #define aux_engine_regs(id)\ |
| [id] = {\ |
| AUX_COMMON_REG_LIST(id), \ |
| .AUX_RESET_MASK = 0 \ |
| } |
| |
| static const struct dce110_aux_registers aux_engine_regs[] = { |
| aux_engine_regs(0), |
| aux_engine_regs(1), |
| aux_engine_regs(2), |
| aux_engine_regs(3), |
| aux_engine_regs(4), |
| aux_engine_regs(5) |
| }; |
| |
| #define audio_regs(id)\ |
| [id] = {\ |
| AUD_COMMON_REG_LIST(id)\ |
| } |
| |
| static const struct dce_audio_registers audio_regs[] = { |
| audio_regs(0), |
| audio_regs(1), |
| audio_regs(2), |
| audio_regs(3), |
| audio_regs(4), |
| audio_regs(5), |
| audio_regs(6), |
| }; |
| |
| static const struct dce_audio_shift audio_shift = { |
| AUD_COMMON_MASK_SH_LIST(__SHIFT) |
| }; |
| |
| static const struct dce_aduio_mask audio_mask = { |
| AUD_COMMON_MASK_SH_LIST(_MASK) |
| }; |
| |
| #define clk_src_regs(id)\ |
| [id] = {\ |
| CS_COMMON_REG_LIST_DCE_80(id),\ |
| } |
| |
| |
| static const struct dce110_clk_src_regs clk_src_regs[] = { |
| clk_src_regs(0), |
| clk_src_regs(1), |
| clk_src_regs(2) |
| }; |
| |
| static const struct dce110_clk_src_shift cs_shift = { |
| CS_COMMON_MASK_SH_LIST_DCE_COMMON_BASE(__SHIFT) |
| }; |
| |
| static const struct dce110_clk_src_mask cs_mask = { |
| CS_COMMON_MASK_SH_LIST_DCE_COMMON_BASE(_MASK) |
| }; |
| |
| static const struct bios_registers bios_regs = { |
| .BIOS_SCRATCH_6 = mmBIOS_SCRATCH_6 |
| }; |
| |
| static const struct resource_caps res_cap = { |
| .num_timing_generator = 6, |
| .num_audio = 6, |
| .num_stream_encoder = 6, |
| .num_pll = 3, |
| }; |
| |
| static const struct resource_caps res_cap_81 = { |
| .num_timing_generator = 4, |
| .num_audio = 7, |
| .num_stream_encoder = 7, |
| .num_pll = 3, |
| }; |
| |
| static const struct resource_caps res_cap_83 = { |
| .num_timing_generator = 2, |
| .num_audio = 6, |
| .num_stream_encoder = 6, |
| .num_pll = 2, |
| }; |
| |
| static const struct dce_dmcu_registers dmcu_regs = { |
| DMCU_DCE80_REG_LIST() |
| }; |
| |
| static const struct dce_dmcu_shift dmcu_shift = { |
| DMCU_MASK_SH_LIST_DCE80(__SHIFT) |
| }; |
| |
| static const struct dce_dmcu_mask dmcu_mask = { |
| DMCU_MASK_SH_LIST_DCE80(_MASK) |
| }; |
| static const struct dce_abm_registers abm_regs = { |
| ABM_DCE110_COMMON_REG_LIST() |
| }; |
| |
| static const struct dce_abm_shift abm_shift = { |
| ABM_MASK_SH_LIST_DCE110(__SHIFT) |
| }; |
| |
| static const struct dce_abm_mask abm_mask = { |
| ABM_MASK_SH_LIST_DCE110(_MASK) |
| }; |
| |
| #define CTX ctx |
| #define REG(reg) mm ## reg |
| |
| #ifndef mmCC_DC_HDMI_STRAPS |
| #define mmCC_DC_HDMI_STRAPS 0x1918 |
| #define CC_DC_HDMI_STRAPS__HDMI_DISABLE_MASK 0x40 |
| #define CC_DC_HDMI_STRAPS__HDMI_DISABLE__SHIFT 0x6 |
| #define CC_DC_HDMI_STRAPS__AUDIO_STREAM_NUMBER_MASK 0x700 |
| #define CC_DC_HDMI_STRAPS__AUDIO_STREAM_NUMBER__SHIFT 0x8 |
| #endif |
| |
| static void read_dce_straps( |
| struct dc_context *ctx, |
| struct resource_straps *straps) |
| { |
| REG_GET_2(CC_DC_HDMI_STRAPS, |
| HDMI_DISABLE, &straps->hdmi_disable, |
| AUDIO_STREAM_NUMBER, &straps->audio_stream_number); |
| |
| REG_GET(DC_PINSTRAPS, DC_PINSTRAPS_AUDIO, &straps->dc_pinstraps_audio); |
| } |
| |
| static struct audio *create_audio( |
| struct dc_context *ctx, unsigned int inst) |
| { |
| return dce_audio_create(ctx, inst, |
| &audio_regs[inst], &audio_shift, &audio_mask); |
| } |
| |
| static struct timing_generator *dce80_timing_generator_create( |
| struct dc_context *ctx, |
| uint32_t instance, |
| const struct dce110_timing_generator_offsets *offsets) |
| { |
| struct dce110_timing_generator *tg110 = |
| kzalloc(sizeof(struct dce110_timing_generator), GFP_KERNEL); |
| |
| if (!tg110) |
| return NULL; |
| |
| dce80_timing_generator_construct(tg110, ctx, instance, offsets); |
| return &tg110->base; |
| } |
| |
| static struct output_pixel_processor *dce80_opp_create( |
| struct dc_context *ctx, |
| uint32_t inst) |
| { |
| struct dce110_opp *opp = |
| kzalloc(sizeof(struct dce110_opp), GFP_KERNEL); |
| |
| if (!opp) |
| return NULL; |
| |
| dce110_opp_construct(opp, |
| ctx, inst, &opp_regs[inst], &opp_shift, &opp_mask); |
| return &opp->base; |
| } |
| |
| struct aux_engine *dce80_aux_engine_create( |
| struct dc_context *ctx, |
| uint32_t inst) |
| { |
| struct aux_engine_dce110 *aux_engine = |
| kzalloc(sizeof(struct aux_engine_dce110), GFP_KERNEL); |
| |
| if (!aux_engine) |
| return NULL; |
| |
| dce110_aux_engine_construct(aux_engine, ctx, inst, |
| SW_AUX_TIMEOUT_PERIOD_MULTIPLIER * AUX_TIMEOUT_PERIOD, |
| &aux_engine_regs[inst]); |
| |
| return &aux_engine->base; |
| } |
| |
| static struct stream_encoder *dce80_stream_encoder_create( |
| enum engine_id eng_id, |
| struct dc_context *ctx) |
| { |
| struct dce110_stream_encoder *enc110 = |
| kzalloc(sizeof(struct dce110_stream_encoder), GFP_KERNEL); |
| |
| if (!enc110) |
| return NULL; |
| |
| dce110_stream_encoder_construct(enc110, ctx, ctx->dc_bios, eng_id, |
| &stream_enc_regs[eng_id], |
| &se_shift, &se_mask); |
| return &enc110->base; |
| } |
| |
| #define SRII(reg_name, block, id)\ |
| .reg_name[id] = mm ## block ## id ## _ ## reg_name |
| |
| static const struct dce_hwseq_registers hwseq_reg = { |
| HWSEQ_DCE8_REG_LIST() |
| }; |
| |
| static const struct dce_hwseq_shift hwseq_shift = { |
| HWSEQ_DCE8_MASK_SH_LIST(__SHIFT) |
| }; |
| |
| static const struct dce_hwseq_mask hwseq_mask = { |
| HWSEQ_DCE8_MASK_SH_LIST(_MASK) |
| }; |
| |
| static struct dce_hwseq *dce80_hwseq_create( |
| struct dc_context *ctx) |
| { |
| struct dce_hwseq *hws = kzalloc(sizeof(struct dce_hwseq), GFP_KERNEL); |
| |
| if (hws) { |
| hws->ctx = ctx; |
| hws->regs = &hwseq_reg; |
| hws->shifts = &hwseq_shift; |
| hws->masks = &hwseq_mask; |
| } |
| return hws; |
| } |
| |
| static const struct resource_create_funcs res_create_funcs = { |
| .read_dce_straps = read_dce_straps, |
| .create_audio = create_audio, |
| .create_stream_encoder = dce80_stream_encoder_create, |
| .create_hwseq = dce80_hwseq_create, |
| }; |
| |
| #define mi_inst_regs(id) { \ |
| MI_DCE8_REG_LIST(id), \ |
| .MC_HUB_RDREQ_DMIF_LIMIT = mmMC_HUB_RDREQ_DMIF_LIMIT \ |
| } |
| static const struct dce_mem_input_registers mi_regs[] = { |
| mi_inst_regs(0), |
| mi_inst_regs(1), |
| mi_inst_regs(2), |
| mi_inst_regs(3), |
| mi_inst_regs(4), |
| mi_inst_regs(5), |
| }; |
| |
| static const struct dce_mem_input_shift mi_shifts = { |
| MI_DCE8_MASK_SH_LIST(__SHIFT), |
| .ENABLE = MC_HUB_RDREQ_DMIF_LIMIT__ENABLE__SHIFT |
| }; |
| |
| static const struct dce_mem_input_mask mi_masks = { |
| MI_DCE8_MASK_SH_LIST(_MASK), |
| .ENABLE = MC_HUB_RDREQ_DMIF_LIMIT__ENABLE_MASK |
| }; |
| |
| static struct mem_input *dce80_mem_input_create( |
| struct dc_context *ctx, |
| uint32_t inst) |
| { |
| struct dce_mem_input *dce_mi = kzalloc(sizeof(struct dce_mem_input), |
| GFP_KERNEL); |
| |
| if (!dce_mi) { |
| BREAK_TO_DEBUGGER(); |
| return NULL; |
| } |
| |
| dce_mem_input_construct(dce_mi, ctx, inst, &mi_regs[inst], &mi_shifts, &mi_masks); |
| dce_mi->wa.single_head_rdreq_dmif_limit = 2; |
| return &dce_mi->base; |
| } |
| |
| static void dce80_transform_destroy(struct transform **xfm) |
| { |
| kfree(TO_DCE_TRANSFORM(*xfm)); |
| *xfm = NULL; |
| } |
| |
| static struct transform *dce80_transform_create( |
| struct dc_context *ctx, |
| uint32_t inst) |
| { |
| struct dce_transform *transform = |
| kzalloc(sizeof(struct dce_transform), GFP_KERNEL); |
| |
| if (!transform) |
| return NULL; |
| |
| dce_transform_construct(transform, ctx, inst, |
| &xfm_regs[inst], &xfm_shift, &xfm_mask); |
| transform->prescaler_on = false; |
| return &transform->base; |
| } |
| |
| static const struct encoder_feature_support link_enc_feature = { |
| .max_hdmi_deep_color = COLOR_DEPTH_121212, |
| .max_hdmi_pixel_clock = 297000, |
| .flags.bits.IS_HBR2_CAPABLE = true, |
| .flags.bits.IS_TPS3_CAPABLE = true, |
| .flags.bits.IS_YCBCR_CAPABLE = true |
| }; |
| |
| struct link_encoder *dce80_link_encoder_create( |
| const struct encoder_init_data *enc_init_data) |
| { |
| struct dce110_link_encoder *enc110 = |
| kzalloc(sizeof(struct dce110_link_encoder), GFP_KERNEL); |
| |
| if (!enc110) |
| return NULL; |
| |
| dce110_link_encoder_construct(enc110, |
| enc_init_data, |
| &link_enc_feature, |
| &link_enc_regs[enc_init_data->transmitter], |
| &link_enc_aux_regs[enc_init_data->channel - 1], |
| &link_enc_hpd_regs[enc_init_data->hpd_source]); |
| return &enc110->base; |
| } |
| |
| struct clock_source *dce80_clock_source_create( |
| struct dc_context *ctx, |
| struct dc_bios *bios, |
| enum clock_source_id id, |
| const struct dce110_clk_src_regs *regs, |
| bool dp_clk_src) |
| { |
| struct dce110_clk_src *clk_src = |
| kzalloc(sizeof(struct dce110_clk_src), GFP_KERNEL); |
| |
| if (!clk_src) |
| return NULL; |
| |
| if (dce110_clk_src_construct(clk_src, ctx, bios, id, |
| regs, &cs_shift, &cs_mask)) { |
| clk_src->base.dp_clk_src = dp_clk_src; |
| return &clk_src->base; |
| } |
| |
| BREAK_TO_DEBUGGER(); |
| return NULL; |
| } |
| |
| void dce80_clock_source_destroy(struct clock_source **clk_src) |
| { |
| kfree(TO_DCE110_CLK_SRC(*clk_src)); |
| *clk_src = NULL; |
| } |
| |
| static struct input_pixel_processor *dce80_ipp_create( |
| struct dc_context *ctx, uint32_t inst) |
| { |
| struct dce_ipp *ipp = kzalloc(sizeof(struct dce_ipp), GFP_KERNEL); |
| |
| if (!ipp) { |
| BREAK_TO_DEBUGGER(); |
| return NULL; |
| } |
| |
| dce_ipp_construct(ipp, ctx, inst, |
| &ipp_regs[inst], &ipp_shift, &ipp_mask); |
| return &ipp->base; |
| } |
| |
| static void destruct(struct dce110_resource_pool *pool) |
| { |
| unsigned int i; |
| |
| for (i = 0; i < pool->base.pipe_count; i++) { |
| if (pool->base.opps[i] != NULL) |
| dce110_opp_destroy(&pool->base.opps[i]); |
| |
| if (pool->base.transforms[i] != NULL) |
| dce80_transform_destroy(&pool->base.transforms[i]); |
| |
| if (pool->base.ipps[i] != NULL) |
| dce_ipp_destroy(&pool->base.ipps[i]); |
| |
| if (pool->base.mis[i] != NULL) { |
| kfree(TO_DCE_MEM_INPUT(pool->base.mis[i])); |
| pool->base.mis[i] = NULL; |
| } |
| |
| if (pool->base.timing_generators[i] != NULL) { |
| kfree(DCE110TG_FROM_TG(pool->base.timing_generators[i])); |
| pool->base.timing_generators[i] = NULL; |
| } |
| |
| if (pool->base.engines[i] != NULL) |
| dce110_engine_destroy(&pool->base.engines[i]); |
| } |
| |
| for (i = 0; i < pool->base.stream_enc_count; i++) { |
| if (pool->base.stream_enc[i] != NULL) |
| kfree(DCE110STRENC_FROM_STRENC(pool->base.stream_enc[i])); |
| } |
| |
| for (i = 0; i < pool->base.clk_src_count; i++) { |
| if (pool->base.clock_sources[i] != NULL) { |
| dce80_clock_source_destroy(&pool->base.clock_sources[i]); |
| } |
| } |
| |
| if (pool->base.abm != NULL) |
| dce_abm_destroy(&pool->base.abm); |
| |
| if (pool->base.dmcu != NULL) |
| dce_dmcu_destroy(&pool->base.dmcu); |
| |
| if (pool->base.dp_clock_source != NULL) |
| dce80_clock_source_destroy(&pool->base.dp_clock_source); |
| |
| for (i = 0; i < pool->base.audio_count; i++) { |
| if (pool->base.audios[i] != NULL) { |
| dce_aud_destroy(&pool->base.audios[i]); |
| } |
| } |
| |
| if (pool->base.dccg != NULL) |
| dce_dccg_destroy(&pool->base.dccg); |
| |
| if (pool->base.irqs != NULL) { |
| dal_irq_service_destroy(&pool->base.irqs); |
| } |
| } |
| |
| bool dce80_validate_bandwidth( |
| struct dc *dc, |
| struct dc_state *context) |
| { |
| /* TODO implement when needed but for now hardcode max value*/ |
| context->bw.dce.dispclk_khz = 681000; |
| context->bw.dce.yclk_khz = 250000 * MEMORY_TYPE_MULTIPLIER; |
| |
| return true; |
| } |
| |
| static bool dce80_validate_surface_sets( |
| struct dc_state *context) |
| { |
| int i; |
| |
| for (i = 0; i < context->stream_count; i++) { |
| if (context->stream_status[i].plane_count == 0) |
| continue; |
| |
| if (context->stream_status[i].plane_count > 1) |
| return false; |
| |
| if (context->stream_status[i].plane_states[0]->format |
| >= SURFACE_PIXEL_FORMAT_VIDEO_BEGIN) |
| return false; |
| } |
| |
| return true; |
| } |
| |
| enum dc_status dce80_validate_global( |
| struct dc *dc, |
| struct dc_state *context) |
| { |
| if (!dce80_validate_surface_sets(context)) |
| return DC_FAIL_SURFACE_VALIDATE; |
| |
| return DC_OK; |
| } |
| |
| static void dce80_destroy_resource_pool(struct resource_pool **pool) |
| { |
| struct dce110_resource_pool *dce110_pool = TO_DCE110_RES_POOL(*pool); |
| |
| destruct(dce110_pool); |
| kfree(dce110_pool); |
| *pool = NULL; |
| } |
| |
| static const struct resource_funcs dce80_res_pool_funcs = { |
| .destroy = dce80_destroy_resource_pool, |
| .link_enc_create = dce80_link_encoder_create, |
| .validate_bandwidth = dce80_validate_bandwidth, |
| .validate_plane = dce100_validate_plane, |
| .add_stream_to_ctx = dce100_add_stream_to_ctx, |
| .validate_global = dce80_validate_global |
| }; |
| |
| static bool dce80_construct( |
| uint8_t num_virtual_links, |
| struct dc *dc, |
| struct dce110_resource_pool *pool) |
| { |
| unsigned int i; |
| struct dc_context *ctx = dc->ctx; |
| struct dc_firmware_info info; |
| struct dc_bios *bp; |
| struct dm_pp_static_clock_info static_clk_info = {0}; |
| |
| ctx->dc_bios->regs = &bios_regs; |
| |
| pool->base.res_cap = &res_cap; |
| pool->base.funcs = &dce80_res_pool_funcs; |
| |
| |
| /************************************************* |
| * Resource + asic cap harcoding * |
| *************************************************/ |
| pool->base.underlay_pipe_index = NO_UNDERLAY_PIPE; |
| pool->base.pipe_count = res_cap.num_timing_generator; |
| pool->base.timing_generator_count = res_cap.num_timing_generator; |
| dc->caps.max_downscale_ratio = 200; |
| dc->caps.i2c_speed_in_khz = 40; |
| dc->caps.max_cursor_size = 128; |
| dc->caps.dual_link_dvi = true; |
| |
| /************************************************* |
| * Create resources * |
| *************************************************/ |
| |
| bp = ctx->dc_bios; |
| |
| if ((bp->funcs->get_firmware_info(bp, &info) == BP_RESULT_OK) && |
| info.external_clock_source_frequency_for_dp != 0) { |
| pool->base.dp_clock_source = |
| dce80_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_EXTERNAL, NULL, true); |
| |
| pool->base.clock_sources[0] = |
| dce80_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_PLL0, &clk_src_regs[0], false); |
| pool->base.clock_sources[1] = |
| dce80_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_PLL1, &clk_src_regs[1], false); |
| pool->base.clock_sources[2] = |
| dce80_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_PLL2, &clk_src_regs[2], false); |
| pool->base.clk_src_count = 3; |
| |
| } else { |
| pool->base.dp_clock_source = |
| dce80_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_PLL0, &clk_src_regs[0], true); |
| |
| pool->base.clock_sources[0] = |
| dce80_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_PLL1, &clk_src_regs[1], false); |
| pool->base.clock_sources[1] = |
| dce80_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_PLL2, &clk_src_regs[2], false); |
| pool->base.clk_src_count = 2; |
| } |
| |
| if (pool->base.dp_clock_source == NULL) { |
| dm_error("DC: failed to create dp clock source!\n"); |
| BREAK_TO_DEBUGGER(); |
| goto res_create_fail; |
| } |
| |
| for (i = 0; i < pool->base.clk_src_count; i++) { |
| if (pool->base.clock_sources[i] == NULL) { |
| dm_error("DC: failed to create clock sources!\n"); |
| BREAK_TO_DEBUGGER(); |
| goto res_create_fail; |
| } |
| } |
| |
| pool->base.dccg = dce_dccg_create(ctx, |
| &disp_clk_regs, |
| &disp_clk_shift, |
| &disp_clk_mask); |
| if (pool->base.dccg == NULL) { |
| dm_error("DC: failed to create display clock!\n"); |
| BREAK_TO_DEBUGGER(); |
| goto res_create_fail; |
| } |
| |
| pool->base.dmcu = dce_dmcu_create(ctx, |
| &dmcu_regs, |
| &dmcu_shift, |
| &dmcu_mask); |
| if (pool->base.dmcu == NULL) { |
| dm_error("DC: failed to create dmcu!\n"); |
| BREAK_TO_DEBUGGER(); |
| goto res_create_fail; |
| } |
| |
| pool->base.abm = dce_abm_create(ctx, |
| &abm_regs, |
| &abm_shift, |
| &abm_mask); |
| if (pool->base.abm == NULL) { |
| dm_error("DC: failed to create abm!\n"); |
| BREAK_TO_DEBUGGER(); |
| goto res_create_fail; |
| } |
| if (dm_pp_get_static_clocks(ctx, &static_clk_info)) |
| pool->base.dccg->max_clks_state = |
| static_clk_info.max_clocks_state; |
| |
| { |
| struct irq_service_init_data init_data; |
| init_data.ctx = dc->ctx; |
| pool->base.irqs = dal_irq_service_dce80_create(&init_data); |
| if (!pool->base.irqs) |
| goto res_create_fail; |
| } |
| |
| for (i = 0; i < pool->base.pipe_count; i++) { |
| pool->base.timing_generators[i] = dce80_timing_generator_create( |
| ctx, i, &dce80_tg_offsets[i]); |
| if (pool->base.timing_generators[i] == NULL) { |
| BREAK_TO_DEBUGGER(); |
| dm_error("DC: failed to create tg!\n"); |
| goto res_create_fail; |
| } |
| |
| pool->base.mis[i] = dce80_mem_input_create(ctx, i); |
| if (pool->base.mis[i] == NULL) { |
| BREAK_TO_DEBUGGER(); |
| dm_error("DC: failed to create memory input!\n"); |
| goto res_create_fail; |
| } |
| |
| pool->base.ipps[i] = dce80_ipp_create(ctx, i); |
| if (pool->base.ipps[i] == NULL) { |
| BREAK_TO_DEBUGGER(); |
| dm_error("DC: failed to create input pixel processor!\n"); |
| goto res_create_fail; |
| } |
| |
| pool->base.transforms[i] = dce80_transform_create(ctx, i); |
| if (pool->base.transforms[i] == NULL) { |
| BREAK_TO_DEBUGGER(); |
| dm_error("DC: failed to create transform!\n"); |
| goto res_create_fail; |
| } |
| |
| pool->base.opps[i] = dce80_opp_create(ctx, i); |
| if (pool->base.opps[i] == NULL) { |
| BREAK_TO_DEBUGGER(); |
| dm_error("DC: failed to create output pixel processor!\n"); |
| goto res_create_fail; |
| } |
| |
| pool->base.engines[i] = dce80_aux_engine_create(ctx, i); |
| if (pool->base.engines[i] == NULL) { |
| BREAK_TO_DEBUGGER(); |
| dm_error( |
| "DC:failed to create aux engine!!\n"); |
| goto res_create_fail; |
| } |
| } |
| |
| dc->caps.max_planes = pool->base.pipe_count; |
| dc->caps.disable_dp_clk_share = true; |
| |
| if (!resource_construct(num_virtual_links, dc, &pool->base, |
| &res_create_funcs)) |
| goto res_create_fail; |
| |
| /* Create hardware sequencer */ |
| dce80_hw_sequencer_construct(dc); |
| |
| return true; |
| |
| res_create_fail: |
| destruct(pool); |
| return false; |
| } |
| |
| struct resource_pool *dce80_create_resource_pool( |
| uint8_t num_virtual_links, |
| struct dc *dc) |
| { |
| struct dce110_resource_pool *pool = |
| kzalloc(sizeof(struct dce110_resource_pool), GFP_KERNEL); |
| |
| if (!pool) |
| return NULL; |
| |
| if (dce80_construct(num_virtual_links, dc, pool)) |
| return &pool->base; |
| |
| BREAK_TO_DEBUGGER(); |
| return NULL; |
| } |
| |
| static bool dce81_construct( |
| uint8_t num_virtual_links, |
| struct dc *dc, |
| struct dce110_resource_pool *pool) |
| { |
| unsigned int i; |
| struct dc_context *ctx = dc->ctx; |
| struct dc_firmware_info info; |
| struct dc_bios *bp; |
| struct dm_pp_static_clock_info static_clk_info = {0}; |
| |
| ctx->dc_bios->regs = &bios_regs; |
| |
| pool->base.res_cap = &res_cap_81; |
| pool->base.funcs = &dce80_res_pool_funcs; |
| |
| |
| /************************************************* |
| * Resource + asic cap harcoding * |
| *************************************************/ |
| pool->base.underlay_pipe_index = NO_UNDERLAY_PIPE; |
| pool->base.pipe_count = res_cap_81.num_timing_generator; |
| pool->base.timing_generator_count = res_cap_81.num_timing_generator; |
| dc->caps.max_downscale_ratio = 200; |
| dc->caps.i2c_speed_in_khz = 40; |
| dc->caps.max_cursor_size = 128; |
| dc->caps.is_apu = true; |
| |
| /************************************************* |
| * Create resources * |
| *************************************************/ |
| |
| bp = ctx->dc_bios; |
| |
| if ((bp->funcs->get_firmware_info(bp, &info) == BP_RESULT_OK) && |
| info.external_clock_source_frequency_for_dp != 0) { |
| pool->base.dp_clock_source = |
| dce80_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_EXTERNAL, NULL, true); |
| |
| pool->base.clock_sources[0] = |
| dce80_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_PLL0, &clk_src_regs[0], false); |
| pool->base.clock_sources[1] = |
| dce80_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_PLL1, &clk_src_regs[1], false); |
| pool->base.clock_sources[2] = |
| dce80_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_PLL2, &clk_src_regs[2], false); |
| pool->base.clk_src_count = 3; |
| |
| } else { |
| pool->base.dp_clock_source = |
| dce80_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_PLL0, &clk_src_regs[0], true); |
| |
| pool->base.clock_sources[0] = |
| dce80_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_PLL1, &clk_src_regs[1], false); |
| pool->base.clock_sources[1] = |
| dce80_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_PLL2, &clk_src_regs[2], false); |
| pool->base.clk_src_count = 2; |
| } |
| |
| if (pool->base.dp_clock_source == NULL) { |
| dm_error("DC: failed to create dp clock source!\n"); |
| BREAK_TO_DEBUGGER(); |
| goto res_create_fail; |
| } |
| |
| for (i = 0; i < pool->base.clk_src_count; i++) { |
| if (pool->base.clock_sources[i] == NULL) { |
| dm_error("DC: failed to create clock sources!\n"); |
| BREAK_TO_DEBUGGER(); |
| goto res_create_fail; |
| } |
| } |
| |
| pool->base.dccg = dce_dccg_create(ctx, |
| &disp_clk_regs, |
| &disp_clk_shift, |
| &disp_clk_mask); |
| if (pool->base.dccg == NULL) { |
| dm_error("DC: failed to create display clock!\n"); |
| BREAK_TO_DEBUGGER(); |
| goto res_create_fail; |
| } |
| |
| pool->base.dmcu = dce_dmcu_create(ctx, |
| &dmcu_regs, |
| &dmcu_shift, |
| &dmcu_mask); |
| if (pool->base.dmcu == NULL) { |
| dm_error("DC: failed to create dmcu!\n"); |
| BREAK_TO_DEBUGGER(); |
| goto res_create_fail; |
| } |
| |
| pool->base.abm = dce_abm_create(ctx, |
| &abm_regs, |
| &abm_shift, |
| &abm_mask); |
| if (pool->base.abm == NULL) { |
| dm_error("DC: failed to create abm!\n"); |
| BREAK_TO_DEBUGGER(); |
| goto res_create_fail; |
| } |
| |
| if (dm_pp_get_static_clocks(ctx, &static_clk_info)) |
| pool->base.dccg->max_clks_state = |
| static_clk_info.max_clocks_state; |
| |
| { |
| struct irq_service_init_data init_data; |
| init_data.ctx = dc->ctx; |
| pool->base.irqs = dal_irq_service_dce80_create(&init_data); |
| if (!pool->base.irqs) |
| goto res_create_fail; |
| } |
| |
| for (i = 0; i < pool->base.pipe_count; i++) { |
| pool->base.timing_generators[i] = dce80_timing_generator_create( |
| ctx, i, &dce80_tg_offsets[i]); |
| if (pool->base.timing_generators[i] == NULL) { |
| BREAK_TO_DEBUGGER(); |
| dm_error("DC: failed to create tg!\n"); |
| goto res_create_fail; |
| } |
| |
| pool->base.mis[i] = dce80_mem_input_create(ctx, i); |
| if (pool->base.mis[i] == NULL) { |
| BREAK_TO_DEBUGGER(); |
| dm_error("DC: failed to create memory input!\n"); |
| goto res_create_fail; |
| } |
| |
| pool->base.ipps[i] = dce80_ipp_create(ctx, i); |
| if (pool->base.ipps[i] == NULL) { |
| BREAK_TO_DEBUGGER(); |
| dm_error("DC: failed to create input pixel processor!\n"); |
| goto res_create_fail; |
| } |
| |
| pool->base.transforms[i] = dce80_transform_create(ctx, i); |
| if (pool->base.transforms[i] == NULL) { |
| BREAK_TO_DEBUGGER(); |
| dm_error("DC: failed to create transform!\n"); |
| goto res_create_fail; |
| } |
| |
| pool->base.opps[i] = dce80_opp_create(ctx, i); |
| if (pool->base.opps[i] == NULL) { |
| BREAK_TO_DEBUGGER(); |
| dm_error("DC: failed to create output pixel processor!\n"); |
| goto res_create_fail; |
| } |
| } |
| |
| dc->caps.max_planes = pool->base.pipe_count; |
| dc->caps.disable_dp_clk_share = true; |
| |
| if (!resource_construct(num_virtual_links, dc, &pool->base, |
| &res_create_funcs)) |
| goto res_create_fail; |
| |
| /* Create hardware sequencer */ |
| dce80_hw_sequencer_construct(dc); |
| |
| return true; |
| |
| res_create_fail: |
| destruct(pool); |
| return false; |
| } |
| |
| struct resource_pool *dce81_create_resource_pool( |
| uint8_t num_virtual_links, |
| struct dc *dc) |
| { |
| struct dce110_resource_pool *pool = |
| kzalloc(sizeof(struct dce110_resource_pool), GFP_KERNEL); |
| |
| if (!pool) |
| return NULL; |
| |
| if (dce81_construct(num_virtual_links, dc, pool)) |
| return &pool->base; |
| |
| BREAK_TO_DEBUGGER(); |
| return NULL; |
| } |
| |
| static bool dce83_construct( |
| uint8_t num_virtual_links, |
| struct dc *dc, |
| struct dce110_resource_pool *pool) |
| { |
| unsigned int i; |
| struct dc_context *ctx = dc->ctx; |
| struct dc_firmware_info info; |
| struct dc_bios *bp; |
| struct dm_pp_static_clock_info static_clk_info = {0}; |
| |
| ctx->dc_bios->regs = &bios_regs; |
| |
| pool->base.res_cap = &res_cap_83; |
| pool->base.funcs = &dce80_res_pool_funcs; |
| |
| |
| /************************************************* |
| * Resource + asic cap harcoding * |
| *************************************************/ |
| pool->base.underlay_pipe_index = NO_UNDERLAY_PIPE; |
| pool->base.pipe_count = res_cap_83.num_timing_generator; |
| pool->base.timing_generator_count = res_cap_83.num_timing_generator; |
| dc->caps.max_downscale_ratio = 200; |
| dc->caps.i2c_speed_in_khz = 40; |
| dc->caps.max_cursor_size = 128; |
| dc->caps.is_apu = true; |
| |
| /************************************************* |
| * Create resources * |
| *************************************************/ |
| |
| bp = ctx->dc_bios; |
| |
| if ((bp->funcs->get_firmware_info(bp, &info) == BP_RESULT_OK) && |
| info.external_clock_source_frequency_for_dp != 0) { |
| pool->base.dp_clock_source = |
| dce80_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_EXTERNAL, NULL, true); |
| |
| pool->base.clock_sources[0] = |
| dce80_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_PLL1, &clk_src_regs[0], false); |
| pool->base.clock_sources[1] = |
| dce80_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_PLL2, &clk_src_regs[1], false); |
| pool->base.clk_src_count = 2; |
| |
| } else { |
| pool->base.dp_clock_source = |
| dce80_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_PLL1, &clk_src_regs[0], true); |
| |
| pool->base.clock_sources[0] = |
| dce80_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_PLL2, &clk_src_regs[1], false); |
| pool->base.clk_src_count = 1; |
| } |
| |
| if (pool->base.dp_clock_source == NULL) { |
| dm_error("DC: failed to create dp clock source!\n"); |
| BREAK_TO_DEBUGGER(); |
| goto res_create_fail; |
| } |
| |
| for (i = 0; i < pool->base.clk_src_count; i++) { |
| if (pool->base.clock_sources[i] == NULL) { |
| dm_error("DC: failed to create clock sources!\n"); |
| BREAK_TO_DEBUGGER(); |
| goto res_create_fail; |
| } |
| } |
| |
| pool->base.dccg = dce_dccg_create(ctx, |
| &disp_clk_regs, |
| &disp_clk_shift, |
| &disp_clk_mask); |
| if (pool->base.dccg == NULL) { |
| dm_error("DC: failed to create display clock!\n"); |
| BREAK_TO_DEBUGGER(); |
| goto res_create_fail; |
| } |
| |
| pool->base.dmcu = dce_dmcu_create(ctx, |
| &dmcu_regs, |
| &dmcu_shift, |
| &dmcu_mask); |
| if (pool->base.dmcu == NULL) { |
| dm_error("DC: failed to create dmcu!\n"); |
| BREAK_TO_DEBUGGER(); |
| goto res_create_fail; |
| } |
| |
| pool->base.abm = dce_abm_create(ctx, |
| &abm_regs, |
| &abm_shift, |
| &abm_mask); |
| if (pool->base.abm == NULL) { |
| dm_error("DC: failed to create abm!\n"); |
| BREAK_TO_DEBUGGER(); |
| goto res_create_fail; |
| } |
| |
| if (dm_pp_get_static_clocks(ctx, &static_clk_info)) |
| pool->base.dccg->max_clks_state = |
| static_clk_info.max_clocks_state; |
| |
| { |
| struct irq_service_init_data init_data; |
| init_data.ctx = dc->ctx; |
| pool->base.irqs = dal_irq_service_dce80_create(&init_data); |
| if (!pool->base.irqs) |
| goto res_create_fail; |
| } |
| |
| for (i = 0; i < pool->base.pipe_count; i++) { |
| pool->base.timing_generators[i] = dce80_timing_generator_create( |
| ctx, i, &dce80_tg_offsets[i]); |
| if (pool->base.timing_generators[i] == NULL) { |
| BREAK_TO_DEBUGGER(); |
| dm_error("DC: failed to create tg!\n"); |
| goto res_create_fail; |
| } |
| |
| pool->base.mis[i] = dce80_mem_input_create(ctx, i); |
| if (pool->base.mis[i] == NULL) { |
| BREAK_TO_DEBUGGER(); |
| dm_error("DC: failed to create memory input!\n"); |
| goto res_create_fail; |
| } |
| |
| pool->base.ipps[i] = dce80_ipp_create(ctx, i); |
| if (pool->base.ipps[i] == NULL) { |
| BREAK_TO_DEBUGGER(); |
| dm_error("DC: failed to create input pixel processor!\n"); |
| goto res_create_fail; |
| } |
| |
| pool->base.transforms[i] = dce80_transform_create(ctx, i); |
| if (pool->base.transforms[i] == NULL) { |
| BREAK_TO_DEBUGGER(); |
| dm_error("DC: failed to create transform!\n"); |
| goto res_create_fail; |
| } |
| |
| pool->base.opps[i] = dce80_opp_create(ctx, i); |
| if (pool->base.opps[i] == NULL) { |
| BREAK_TO_DEBUGGER(); |
| dm_error("DC: failed to create output pixel processor!\n"); |
| goto res_create_fail; |
| } |
| } |
| |
| dc->caps.max_planes = pool->base.pipe_count; |
| dc->caps.disable_dp_clk_share = true; |
| |
| if (!resource_construct(num_virtual_links, dc, &pool->base, |
| &res_create_funcs)) |
| goto res_create_fail; |
| |
| /* Create hardware sequencer */ |
| dce80_hw_sequencer_construct(dc); |
| |
| return true; |
| |
| res_create_fail: |
| destruct(pool); |
| return false; |
| } |
| |
| struct resource_pool *dce83_create_resource_pool( |
| uint8_t num_virtual_links, |
| struct dc *dc) |
| { |
| struct dce110_resource_pool *pool = |
| kzalloc(sizeof(struct dce110_resource_pool), GFP_KERNEL); |
| |
| if (!pool) |
| return NULL; |
| |
| if (dce83_construct(num_virtual_links, dc, pool)) |
| return &pool->base; |
| |
| BREAK_TO_DEBUGGER(); |
| return NULL; |
| } |