| // SPDX-License-Identifier: GPL-2.0+ | 
 | /* | 
 |  * Copyright (C) 2018 Jacopo Mondi <jacopo@jmondi.org> | 
 |  */ | 
 |  | 
 | #include "imx6qdl-icore.dtsi" | 
 |  | 
 | &iomuxc { | 
 | 	pinctrl_enet: enetgrp { | 
 | 		fsl,pins = < | 
 | 			MX6QDL_PAD_ENET_CRS_DV__ENET_RX_EN	0x1b0b0 | 
 | 			MX6QDL_PAD_GPIO_16__ENET_REF_CLK	0x4001b0b0 | 
 | 			MX6QDL_PAD_ENET_TX_EN__ENET_TX_EN	0x1b0b0 | 
 | 			MX6QDL_PAD_ENET_RXD1__ENET_RX_DATA1	0x1b0b0 | 
 | 			MX6QDL_PAD_ENET_RXD0__ENET_RX_DATA0	0x1b0b0 | 
 | 			MX6QDL_PAD_ENET_TXD1__ENET_TX_DATA1	0x1b0b0 | 
 | 			MX6QDL_PAD_ENET_TXD0__ENET_TX_DATA0	0x1b0b0 | 
 | 			MX6QDL_PAD_ENET_MDC__ENET_MDC		0x1b0b0 | 
 | 			MX6QDL_PAD_ENET_MDIO__ENET_MDIO		0x1b0b0 | 
 | 			MX6QDL_PAD_GPIO_17__GPIO7_IO12		0x1b0b0 | 
 | 		>; | 
 | 	}; | 
 | }; | 
 |  | 
 | &fec { | 
 | 	pinctrl-names = "default"; | 
 | 	pinctrl-0 = <&pinctrl_enet>; | 
 | 	phy-reset-gpios = <&gpio7 12 GPIO_ACTIVE_LOW>; | 
 | 	clocks = <&clks IMX6QDL_CLK_ENET>, | 
 | 		 <&clks IMX6QDL_CLK_ENET>, | 
 | 		 <&clks IMX6QDL_CLK_ENET_REF>; | 
 | 	phy-mode = "rmii"; | 
 | 	status = "okay"; | 
 | }; |